
Leading company in the technology industry
Lead Digital Verification Engineer
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality.
Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace industrial and health.
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.Job Title: Lead Digital Verification Engineer Location: Edinburgh Reports to:
Design Engineering Group Director Job Overview:
The Cadence Silicon Systems Group (SSG) develops leading edge Intellectual Property (IP) for a variety of High-Tech Markets. As a member of the Central Engineering Team within SSG, you will be responsible for defining and supporting the adoption of cutting-edge verification tools and methodologies with a focus on AI and Machine Learning. You will have a horizontal role working with multiple projects and teams to accelerate adoption of latest verification best practices.
The Lead Verification Engineer will be based in Edinburgh, Scotland as part of an experienced digital design and verification IP team.
Job Responsibilities:
- Develop and support adoption of generative AI tools to create and update, UVM and Formal verification environments
- Develop methodology guidance and end to end flows to ensure AI tools used in a consistent, efficient and predictable way
- Develop and roll out solutions that reduce verification debug time
- Automate documentation checking to improve quality and consistency
- Build tools and processes to support verification planning
- Optimise UVM regressions through improved automation and machine learning
- Maintain and develop best practices for Functional Safety Verification, Gate Level Simulation and Low Power Verification
- Maintain and improve design review checklists and quality documentation
Job qualifications and required skills:
- Degree in Electrical/Electronic Engineering, Microelectronics, or a related discipline
- 4+ years experience in the microelectronics/EDA industry
- Proficiency in System Verilog and assertions
- Hands-on experience with Metric Driven Verification (MDV)
- Strong knowledge of constrained-random verification techniques (e.g. UVM)
- Excellent spoken and written English
- Self-motivated, with strong planning, interpersonal, and communication skills
Additional Skills/Preferences:
- Formal verification experience and related applications
- Proficiency with scripting languages (e.g. Python)
- Knowledge of AI agent development (tools, concepts, and infrastructure)
- Methodology development and change management experience
- Familiarity with front-end design tools (e.g. LINT, CDC analysis)
- Exposure to quality processes and standards (e.g. ISO 9001, ISO 26262)
Additional Information:
Cadence is committed to equal employment opportunity and employment equity throughout all levels of the organization. We strive to attract a qualified and diverse candidate pool and encourage diversity and inclusion in the workplace.
Check what we can offer you:
- Competitive salary
- 25 days holiday per year
- Private Medical and Dental plans, Income Protection and Life Insurance
- Group Personal Pension Plan
- Cycle to work scheme and gym subsidy
- 5 days paid time to volunteer to give back to our communities
- Employee Stock Purchase Plan
- The opportunity to work for a Great Place to Work© & Fortune 100 organization
Travel:
<5%
We’re doing work that matters. Help us solve what others can’t.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

Mainframe Developer, Content Management -Vice President
Citigroup · CHENNAI, Tamil Nādu, India

Lead Software Engineer - Java & AWS
JPMorgan Chase · OH, United States, US

TECHNICAL LEAD L1
Wipro · Hyderabad, India

TECHNICAL LEAD L1
Wipro · Chennai, India

Lead, Mechanical Engineer
L3Harris · Huntsville, AL, US
Cadence 소개

Cadence
PublicCadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.
5,001-10,000
직원 수
San Jose
본사 위치
$8.5B
기업 가치
리뷰
10개 리뷰
3.9
10개 리뷰
워라밸
3.8
보상
2.7
문화
4.2
커리어
3.2
경영진
2.8
72%
지인 추천률
장점
Flexible work arrangements and remote options
Great company culture and collaborative team
Good benefits and job security
단점
Below average compensation and salary
High workload and overwhelming at times
Limited career advancement opportunities
연봉 정보
75개 데이터
Junior/L3
Junior/L3 · Data Analyst
1개 리포트
$91,103
총 연봉
기본급
$85,276
주식
-
보너스
$5,827
$59,612
$139,984
면접 후기
후기 1개
난이도
3.0
/ 5
소요 기간
14-28주
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
자주 나오는 질문
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
최근 소식
Cadence Design Systems, Inc. $CDNS Shares Bought by Mitsubishi UFJ Trust & Banking Corp - MarketBeat
MarketBeat
News
·
1w ago
Cadence Design Systems Rides AI Wave in Earnings - TipRanks
TipRanks
News
·
1w ago
Teen killed, older sister being taken off life support after crash - WSB-TV
WSB-TV
News
·
1w ago
Cadence lifts annual revenue forecast on sustained AI chip-design boom - Reuters
Reuters
News
·
1w ago