
Leading company in the technology industry
Principal Verification Engineer
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.Qualifications
Minimal qualification requires BS/MS degree EE or CS with * 5-7+ years (T4) * of experience in relevant experience.
As a *Principal Verification Engineer (T4) * you will be responsible for scheduling, designing, developing, and supporting UVM-based verification environments, processes, and methodologies for IP models of system level memory such as SDRAM (LPDDRx, DDRx, HBMx), DFI PHY, UFS, and complex storage memory models for use on hardware-based verification products.
-
Must analyze customer & vendor protocol requirements and execute on highly complex verification projects from requirements through delivery to post-delivery support.
-
Must analyze product-wide feature requirements and execute on their verification.
-
Must integrate additional related tools and processes—including coverage, reporting, and regressing—to build a robust team-level verification structure and competence.
Additional responsibilities include the following:
-
Researching tools, languages, methodologies and prototype processes to enhance product verification as well as to demonstrate product quality.
-
Updating, enhancing, maintaining, and supporting existing system level UVM test environments for memory model products.
-
Supporting product (IP Library) regression, OS compliance, process automation, and product release preparation as needed.
**Job Responsibilities & Skills: *Principal Verification Engineer (T4) ***
-
Candidate must be an Electrical, Electronics or Computer Science Engineer with expert understanding of HDLs and HVLs such as Verilog and System Verilog.
-
Solid experience in simulation/emulation using these languages. He/ she should have expert working knowledge of EDA tools (Cadence/ Others) with focus towards debugging design/verification problems using these tools.
-
Deep experience with UVM, System Verilog, and C++.
-
Must have solid, deep experience on multiple protocols such as UFS Unipro and MPHY, SDRAM, Ethernet, PCIe, USB3/4, MIPI etc
-
Experience with Functional Verification of complex digital systems, e.g. SoC Verification, with a Hardware Verification Language (HVL) like System Verilog.
-
Experience with Functional Verification of complex protocol-based blocks—e.g. UFS / Unipro/ MPHY verification—with a Hardware Verification Language (HVL) like System Verilog.
-
Experience designing and implementing complex functional verification environments is required.
-
Experience in process automation with scripting is required.
Behavioral skills required.
-
Possess very strong English verbal and written skills.
-
Ability to establish close, collaborative working relationships with team colleagues, peers, customers, vendors, and management.
-
Likewise, the ability to execute with strong individual and independent R&D skills.
-
Motivation and capacity to mentor less experienced engineers and to participate in cross-functional projects.
-
Explore what’s possible to complete a committed job while maintaining high product quality.
-
Work effectively across functions and geographies.
-
Participate in team processes; evaluate and recommend process improvements.
Strongly recommended:
- Verification experience using Cadence simulation and/or emulation products is highly desired.
- Experience in memory sub-system or controller verification and operation is strongly recommended.
We’re doing work that matters. Help us solve what others can’t.
閲覧数
0
応募クリック
0
Mock Apply
0
スクラップ
0
類似の求人

Sr. Principal Engineer, Product Cyber Vulnerability Assessment
Raytheon (RTX) · US-TX-REMOTE

(IND)Senior, Software Engineer
Walmart · IN KA BANGALORE Home Office Building 10

Senior Developer
HCL Technologies

Senior Software Engineer
Applied Intuition · Sunnyvale, California, United States

Senior Software Engineer
Mastercard · Dublin, Ireland
Cadenceについて

Cadence
PublicCadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.
5,001-10,000
従業員数
San Jose
本社所在地
$8.5B
企業価値
レビュー
10件のレビュー
3.9
10件のレビュー
ワークライフバランス
3.8
報酬
2.7
企業文化
4.2
キャリア
3.2
経営陣
2.8
72%
知人への推奨率
良い点
Flexible work arrangements and remote options
Great company culture and collaborative team
Good benefits and job security
改善点
Below average compensation and salary
High workload and overwhelming at times
Limited career advancement opportunities
給与レンジ
75件のデータ
Junior/L3
Junior/L3 · Data Analyst
1件のレポート
$91,103
年収総額
基本給
$85,276
ストック
-
ボーナス
$5,827
$59,612
$139,984
面接レビュー
レビュー1件
難易度
3.0
/ 5
期間
14-28週間
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
よくある質問
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
最新情報
Cadence Design Systems, Inc. $CDNS Shares Bought by Mitsubishi UFJ Trust & Banking Corp - MarketBeat
MarketBeat
News
·
1w ago
Cadence Design Systems Rides AI Wave in Earnings - TipRanks
TipRanks
News
·
1w ago
Teen killed, older sister being taken off life support after crash - WSB-TV
WSB-TV
News
·
1w ago
Cadence lifts annual revenue forecast on sustained AI chip-design boom - Reuters
Reuters
News
·
1w ago