
Leading company in the technology industry
Software Engineer II
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Design and develop cycle approximate/Loosly timed C++/SystemC models for Cadence's IPs like PCIe controller, etc for use in early SW development ,architectural exploration and performance analysis at different levels - subsystem and SoC level.
-
Design and develop protocol specific functional models for various Cadence's interface IPs like PCIe,UCIe,CXL,USB,Ethernet,UFS,DP, etc
-
Interact with IP designers and architects to understand various IP design/implementation specification and behavior
-
Participate in defining traffic patterns, tools and methodology based on the model to help identify functional issues and performance bottlenecks
-
Documentation of design specifications, implementation details, FAQ's, application notes, etc
Experience in high performance SOC architecture with focus on system-level trade-offs
-
Development of functional and behavioral (loosly timed)/(cycle-level) models using C++/SystemC/TLM2
-
Experience in using RTL/UVM System Verilog simulation environments for model validation
-
Experience in creating workloads for different SoC components at required levels of abstraction
-
Knowledge of scripting languages (python, perl)
-
Excellent communication skills and ability to work in a team spread over multiple time-zones
-
BS/MS degree in Computer Science or Electrical Engineering, or equivalent practical experience(2-3yrs)
We’re doing work that matters. Help us solve what others can’t.
閲覧数
0
応募クリック
0
Mock Apply
0
スクラップ
0
類似の求人

Scientific Experienced Engineer – External Supply Integration (ESI) (Contractor)
Johnson & Johnson · Shanghai, China

Design Engineer, Presence
Stripe · US, Canada

Industrial Controls Specialist
SpaceX · Bastrop, TX

Engineer - Facilities Ultra Pure Water and Waste Water
Micron · Fab 10N/X, Singapore

Software Engineer III, Web Ranking
Cadenceについて

Cadence
PublicCadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.
5,001-10,000
従業員数
San Jose
本社所在地
$8.5B
企業価値
レビュー
10件のレビュー
3.9
10件のレビュー
ワークライフバランス
3.8
報酬
2.7
企業文化
4.2
キャリア
3.2
経営陣
2.8
72%
知人への推奨率
良い点
Flexible work arrangements and remote options
Great company culture and collaborative team
Good benefits and job security
改善点
Below average compensation and salary
High workload and overwhelming at times
Limited career advancement opportunities
給与レンジ
75件のデータ
Junior/L3
Junior/L3 · Data Analyst
1件のレポート
$91,103
年収総額
基本給
$85,276
ストック
-
ボーナス
$5,827
$59,612
$139,984
面接レビュー
レビュー1件
難易度
3.0
/ 5
期間
14-28週間
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
よくある質問
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
最新情報
Cadence Design Systems, Inc. $CDNS Shares Bought by Mitsubishi UFJ Trust & Banking Corp - MarketBeat
MarketBeat
News
·
1w ago
Cadence Design Systems Rides AI Wave in Earnings - TipRanks
TipRanks
News
·
1w ago
Teen killed, older sister being taken off life support after crash - WSB-TV
WSB-TV
News
·
1w ago
Cadence lifts annual revenue forecast on sustained AI chip-design boom - Reuters
Reuters
News
·
1w ago