
Leading company in the technology industry
Lead Software Engineer - AI/LLM for Virtuoso
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Cadence Design Systems is the leading provider of design automation tools for electronic and intelligent systems design. Virtuoso Development Engineer is responsible for designing, implementing, and maintaining software used in virtuoso platform in the epoch of emerging Agentic AI frameworks. Engineer will be part of a team focused on modernizing integrated circuit designing, simulation, and optimization tools to integrate into emerging Agentic AI frameworks in the broader electronic design automation context.
Responsibilities:
- Design and implement new software features and interfaces in the Cadence Virtuoso platform.
- Contribute to continuous integration, unit testing, and code quality processes using modern C++ paradigms and AI-assisted development workflows.
- Collaborate with cross-functional engineering teams across time zones (US, China, EU, UK, and India) to deliver production-quality simulation technologies.
Required Qualifications:
-
MS/PhD in Computer Science/Computer Engineering.
-
Strong software engineering fundamentals, including design, refactoring, debugging, and testing of complex applications. Candidate should be familiar with test-driven development and design of componentized, modular software using minimalist design principles. Candidate should have demonstrated history of both new software development and ability to refactor existing code bases.
-
Proficient in Python, C++.
-
Proficient in English (written and verbal) for cross-site collaboration.
-
Candidate need to have the necessary computer science background to be able to design and deploy production software systems that make use of ML/LLM technology. You will not be developing new ML models themselves, but innovating to use AI technology in an EDA software framework and pushing the boundaries of Agentic AI within those frameworks.
-
Desire to develop and deploy next-generation production EDA tools that have real-world impact on productivity of integrated circuit designers.
-
Skills of Interest
-
Software quality practices: Experience with unit testing, code review processes.
-
AI-assisted development workflows: Ability to integrate AI tools into engineering workflows to enhance productivity and code quality.
-
Machine Learning Engineering: Basic background in machine learning, data pipelines, predictive modeling, and deployment. Practical knowledge of frontier LLMs (e.g., Deep Seek, Qwen, GPT/Claude families) and how choices affect latency, cost, and reliability.
-
Agent architecture: Familiarity with concepts such as Re Act (reason-act loops), planning/evaluation/self-correction, and persistent memory design; frameworks (e.g., Lang Chain, Dify, Coze); MCP (Model Context Protocol), function/tool calling, and structured outputs.
-
Data and retrieval: Understanding of RAG, retrieval pipelines, embeddings, chunking, and grounding.
-
Context engineering: Designing structured context to produce consistent, predictable outputs despite changing LLM behavior.
-
Regulatory awareness: Familiarity with China's AI governance framework and data privacy regulations (PIPL) is a plus.
-
Familiarity with electronic design automation tools used for design of analog circuits is preferred.
We’re doing work that matters. Help us solve what others can’t.
浏览量
0
申请点击
0
Mock Apply
0
收藏
0
相似职位

Manager, Lab Equipment and Automation Support Engineering
Labcorp · San Francisco CA

Collaboration Engineer - VP
Citigroup · TAMPA, Florida, United States of America; IRVING, Texas, United States of America

Manager, Launch Design and Build Engineering
Relativity Space · Cape Canaveral, Florida

Software Engineering Lead Analyst - HIH - Evernorth
Cigna · Hyderabad, India

TECHNICAL LEAD L1
Wipro · Pune, India
关于Cadence

Cadence
PublicCadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.
5,001-10,000
员工数
San Jose
总部位置
$8.5B
企业估值
评价
10条评价
3.9
10条评价
工作生活平衡
3.8
薪酬
2.7
企业文化
4.2
职业发展
3.2
管理层
2.8
72%
推荐率
优点
Flexible work arrangements and remote options
Great company culture and collaborative team
Good benefits and job security
缺点
Below average compensation and salary
High workload and overwhelming at times
Limited career advancement opportunities
薪资范围
75个数据点
Junior/L3
Junior/L3 · Data Analyst
1份报告
$91,103
年薪总额
基本工资
$85,276
股票
-
奖金
$5,827
$59,612
$139,984
面试评价
1条评价
难度
3.0
/ 5
时长
14-28周
面试流程
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
常见问题
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
最新动态
Cadence Design Systems, Inc. $CDNS Shares Bought by Mitsubishi UFJ Trust & Banking Corp - MarketBeat
MarketBeat
News
·
1w ago
Cadence Design Systems Rides AI Wave in Earnings - TipRanks
TipRanks
News
·
1w ago
Teen killed, older sister being taken off life support after crash - WSB-TV
WSB-TV
News
·
1w ago
Cadence lifts annual revenue forecast on sustained AI chip-design boom - Reuters
Reuters
News
·
1w ago