refresh

トレンド企業

トレンド企業

採用

求人Cadence

Sr. Principal AE - Verification IP, HPC Protocols

Cadence

Sr. Principal AE - Verification IP, HPC Protocols

Cadence

SAN JOSE

·

On-site

·

Full-time

·

4w ago

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Job Title: AE - Verification IP, High-Performance Computing (HPC) Protocols

Location: San Jose, CA

Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace industrial and health.

Job Summary:

In this role, you bridge the gap between Cadence's R&D and its customers by providing technical expertise for their Verification IP (VIP) portfolio. Drives development deployment of products and technologies and has material responsibility for the success of that product/technology. VIP Application Engineer is expected to be an expert in PCIe, UCIe and AMBA domain of Verification IP family- protocol and product-wise. Main role is to help accelerate VIP portfolio adoption at Cadence’s top tier customers by supporting pre-sales technical activities. The role demands strong independent execution combined with close collaboration across global R&D, Marketing, Product Engineering, Sales, and Support teams to ensure full product alignment. This role requires approximately 10% travel on average.

Job responsibilities:

Conduct product demonstrations, manage customer evaluations, and run benchmarks to prove tool value

Deploy and integrate VIP into customer environments

Partner with Sales and Marketing to understand customer requirements and drive business closure

Effectively communicate with customers and PE/R&D teams and get an alignment on the requirements

Mentor junior engineers and provide technical training to customers to foster excellence and product adoption

VIP AI Technology Enablement for Customers:

Build customer trust and relationship by delivering quality and timely solutions

Participate in evaluation and win new business

Experience and Technical Skills required :

Experience with PCIe protocol is a must, CXL, UCIe, UALink, UEC protocols knowledge

8+ years of Design Verification Experience

Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or related field.

Strong programming skills in Verilog, System Verilog and UVM

Advanced skills in debugging pre-silicon verification failures using waveform viewers and simulation analysis tools

Excellent communication skills and the ability to thrive in a team-oriented environment

Self-motivated, with a proactive approach to problem solving, continuous learning, and innovation

The annual salary range for California is $102,900 to $191,100. You may also be eligible to receive incentive compensation: bonus, equity, and benefits. Sales positions generally offer a competitive On Target Earnings (OTE) incentive compensation structure. Please note that the salary range is a guideline and compensation may vary based on factors such as qualifications, skill level, competencies and work location. Our benefits programs include: paid vacation and paid holidays, 401(k) plan with employer match, employee stock purchase plan, a variety of medical, dental and vision plan options, and more.

We’re doing work that matters. Help us solve what others can’t.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

Cadenceについて

Cadence

Cadence

Public

Cadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.

5,001-10,000

従業員数

San Jose

本社所在地

$8.5B

企業価値

レビュー

4.0

10件のレビュー

ワークライフバランス

4.2

報酬

2.8

企業文化

4.1

キャリア

3.2

経営陣

3.4

72%

友人に勧める

良い点

Good work-life balance

Supportive and collaborative team environment

Flexible work arrangements

改善点

Below market compensation

Limited career advancement opportunities

Heavy workload and long hours

給与レンジ

58件のデータ

Director

Director · AE Director

1件のレポート

$231,621

年収総額

基本給

$201,323

ストック

-

ボーナス

-

$231,621

$231,621

面接体験

1件の面接

難易度

3.0

/ 5

期間

14-28週間

面接プロセス

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

よくある質問

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving