채용
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Job Title: AE - Verification IP, High-Performance Computing (HPC) Protocols
Location: San Jose, CA
Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace industrial and health.
Job Summary:
In this role, you bridge the gap between Cadence's R&D and its customers by providing technical expertise for their Verification IP (VIP) portfolio. Drives development deployment of products and technologies and has material responsibility for the success of that product/technology. VIP Application Engineer is expected to be an expert in PCIe, UCIe and AMBA domain of Verification IP family- protocol and product-wise. Main role is to help accelerate VIP portfolio adoption at Cadence’s top tier customers by supporting pre-sales technical activities. The role demands strong independent execution combined with close collaboration across global R&D, Marketing, Product Engineering, Sales, and Support teams to ensure full product alignment. This role requires approximately 10% travel on average.
Job responsibilities:
Conduct product demonstrations, manage customer evaluations, and run benchmarks to prove tool value
Deploy and integrate VIP into customer environments
Partner with Sales and Marketing to understand customer requirements and drive business closure
Effectively communicate with customers and PE/R&D teams and get an alignment on the requirements
Mentor junior engineers and provide technical training to customers to foster excellence and product adoption
VIP AI Technology Enablement for Customers:
Build customer trust and relationship by delivering quality and timely solutions
Participate in evaluation and win new business
Experience and Technical Skills required :
Experience with PCIe protocol is a must, CXL, UCIe, UALink, UEC protocols knowledge
8+ years of Design Verification Experience
Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or related field.
Strong programming skills in Verilog, System Verilog and UVM
Advanced skills in debugging pre-silicon verification failures using waveform viewers and simulation analysis tools
Excellent communication skills and the ability to thrive in a team-oriented environment
Self-motivated, with a proactive approach to problem solving, continuous learning, and innovation
The annual salary range for California is $102,900 to $191,100. You may also be eligible to receive incentive compensation: bonus, equity, and benefits. Sales positions generally offer a competitive On Target Earnings (OTE) incentive compensation structure. Please note that the salary range is a guideline and compensation may vary based on factors such as qualifications, skill level, competencies and work location. Our benefits programs include: paid vacation and paid holidays, 401(k) plan with employer match, employee stock purchase plan, a variety of medical, dental and vision plan options, and more.
We’re doing work that matters. Help us solve what others can’t.
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고

Relationship Banker or Senior Relationship Banker - Westlawn
Truist · Falls Church, Virginia, USA

Sr. Partner Sales Manager
Snowflake · CA-Ontario-Toronto

Senior Relationship Banker Tellico Village
Truist · Loudon, Tennessee, USA

Principal/Engagement Manager/Associate (Sydney) – Private Capital
Marsh McLennan · Sydney - Barangaroo

Senior Partner, Advertising Sales, Sam's MAP - Enterprise Consumables, Health & Wellness
Walmart · (USA) 221 River St NJ HOBOKEN Home Office
Cadence 소개

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
직원 수
San Jose
본사 위치
$8.5B
기업 가치
리뷰
4.0
10개 리뷰
워라밸
4.2
보상
2.8
문화
4.1
커리어
3.2
경영진
3.4
72%
친구에게 추천
장점
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
단점
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
연봉 정보
58개 데이터
Director
Director · AE Director
1개 리포트
$231,621
총 연봉
기본급
$201,323
주식
-
보너스
-
$231,621
$231,621
면접 경험
1개 면접
난이도
3.0
/ 5
소요 기간
14-28주
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
자주 나오는 질문
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
뉴스 & 버즈
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
2d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
2d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
2d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
2d ago