招聘

Physical Design Timing Engineer (STA)
USA-California-San Jose-1320 Ridder Park Drive
·
On-site
·
Full-time
·
5d ago
Required Skills
Python
Please Note:
1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)
2. If you already have a Candidate Account, please Sign-In before you apply.
Job Description:
The Full Chip Static Timing Analysis (STA) Engineer is responsible for ensuring that ASIC meets its performance targets and timing requirements across all operating conditions.
Key Responsibilities:
-
Full-Chip Timing Sign-off: Own the final timing closure for ASIC, performing quality checks across all process, voltage, and temperature (PVT) corners
-
Constraint Development: Author, validate, and maintain SDC for various modes, including functional and test modes (Scan, MBIST,ATPG)
-
Analyze foundry guidelines and work with the team to incorporate sign off corners, margins, and derates into timing analysis flows and methodologies
-
Advanced Timing Concepts: Deep knowledge of On-Chip Variation (AOCV/POCV), Signal Integrity (crosstalk), and IR-drop aware STA
-
Multi-Mode Multi-Corner (MMMC) Analysis: Manage and analyze hundreds of timing scenarios to ensure reliability across diverse operating environments
-
Timing ECOs: Automate, generate and implement ECOs to fix setup, hold, and transition violations in the design cycle
-
Scripting: High proficiency in Tcl (primary for EDA tools), Python, and Perl for automating analysis flows and data mining.
-
Cross-Functional Collaboration: Partner with RTL, Physical Design, and DFT teams to resolve complex timing issues and define guard-banding requirements
-
Analyze and understand the tradeoffs between power/performance and area goals to drive them into overall chip implementation flows
-
Document best practices and lessons learned to drive continuous improvements in future projects
Qualifications:
-
Bachelor’s degree in Electrical Engineering or Computer engineering
-
A minimum of 12 years of hands-on experience in ASIC STA and timing constraints development, timing closure with Cadence or Synopsys tools
-
Experience in driving timing closure by effectively managing on-chip variation derates, optimizing multi-mode multi-corner constraints
-
Well versed with scripting languages like TCL and Python, PERL, or Shell
-
Strong problem solving skills with attention to every technical aspect
-
Be a strong team player with clear and precise communication skills
-
EDA Tool Expertise: Expert proficiency in industry-standard sign-off tool
Additional Job Description:
Compensation and Benefits
The annual base salary range for this position is $141,300 - $226,000
This position is also eligible for a discretionary annual bonus in accordance with relevant plan documents, and equity in accordance with equity plan documents and equity award agreements.
Broadcom offers a competitive and comprehensive benefits package: Medical, dental and vision plans, 401(K) participation including company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company paid holidays, paid sick leave and vacation time. The company follows all applicable laws for Paid Family Leave and other leaves of absence.
Broadcom is proud to be an equal opportunity employer. We will consider qualified applicants without regard to race, color, creed, religion, sex, sexual orientation, national origin, citizenship, disability status, medical condition, pregnancy, protected veteran status or any other characteristic protected by federal, state, or local law. We will also consider qualified applicants with arrest and conviction records consistent with local law.
If you are located outside USA, please be sure to fill out a home address as this will be used for future correspondence.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

CPU Physical Design Engineer, Senior Staff
Qualcomm · Bangalore, Karnataka, India

Accenture Song - Early Careers Opportunities 2026
Accenture ·

Product Designer (She/He/They)
Accenture ·

Standard Cell Design Flow and CAD Engineer (Senior Level)
Qualcomm · San Diego, California, United States of America

Concept Artist
Jam City · Montevideo
About Broadcom
Reviews
3.0
10 reviews
Work Life Balance
2.2
Compensation
4.1
Culture
2.3
Career
1.8
Management
2.1
25%
Recommend to a Friend
Pros
Good pay and compensation
Quality benefits package
Equity/RSUs offered
Cons
No career advancement opportunities
Poor management quality and leadership
Frequent layoffs and job insecurity
Salary Ranges
1,961 data points
Mid/L4
Mid/L4 · Infrastructure Engineer
1 reports
$219,086
total / year
Base
$168,682
Stock
-
Bonus
-
$219,086
$219,086
Interview Experience
2 interviews
Difficulty
3.0
/ 5
Duration
14-28 weeks
Experience
Positive 0%
Neutral 50%
Negative 50%
Interview Process
1
Interview
2
Multiple rounds
News & Buzz
I Predicted That Broadcom Would Continue to Soar in the Second Half of 2025. Here's Why the "Ten Titans" Growth Stock Has Room to Run in 2026. - The Motley Fool
Source: The Motley Fool
News
·
6w ago
Broadcom stock price in focus: Wolfe upgrade leans on Google TPU growth as AVGO heads into Monday - TechStock²
Source: TechStock²
News
·
6w ago
Nvidia vs. AMD vs. Broadcom: What's the Best AI Chip Stock to Own for 2026 - The Globe and Mail
Source: The Globe and Mail
News
·
6w ago
Broadcom Shares Surge on Upgraded Outlook and Government Deal - AD HOC NEWS
Source: AD HOC NEWS
News
·
6w ago