トレンド企業

Broadcom
Broadcom

Leading company in the software industry

Physical Design Timing Engineer (STA)

職種デザイン
経験ミドル級
勤務地USA-California-San Jose-1320 Ridder Park Drive, United States
勤務オンサイト
雇用正社員
掲載1ヶ月前
応募する

必須スキル

Python

Please Note:1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)2. If you already have a Candidate Account, please Sign-In before you apply.

Job Description:

The Full Chip Static Timing Analysis (STA) Engineer is responsible for ensuring that ASIC meets its performance targets and timing requirements across all operating conditions.

Key Responsibilities:

  • Full-Chip Timing Sign-off: Own the final timing closure for ASIC, performing quality checks across all process, voltage, and temperature (PVT) corners

  • Constraint Development: Author, validate, and maintain SDC for various modes, including functional and test modes (Scan, MBIST,ATPG)

  • Analyze foundry guidelines and work with the team to incorporate sign off corners, margins, and derates into timing analysis flows and methodologies

  • Advanced Timing Concepts: Deep knowledge of On-Chip Variation (AOCV/POCV), Signal Integrity (crosstalk), and IR-drop aware STA

  • Multi-Mode Multi-Corner (MMMC) Analysis: Manage and analyze hundreds of timing scenarios to ensure reliability across diverse operating environments

  • Timing ECOs: Automate, generate and implement ECOs to fix setup, hold, and transition violations in the design cycle

  • Scripting: High proficiency in Tcl (primary for EDA tools), Python, and Perl for automating analysis flows and data mining.

  • Cross-Functional Collaboration: Partner with RTL, Physical Design, and DFT teams to resolve complex timing issues and define guard-banding requirements

  • Analyze and understand the tradeoffs between power/performance and area goals to drive them into overall chip implementation flows

  • Document best practices and lessons learned to drive continuous improvements in future projects

Qualifications:

  • Bachelor’s degree in Electrical Engineering or Computer engineering

  • A minimum of 12 years of hands-on experience in ASIC STA and timing constraints development, timing closure with Cadence or Synopsys tools

  • Experience in driving timing closure by effectively managing on-chip variation derates, optimizing multi-mode multi-corner constraints

  • Well versed with scripting languages like TCL and Python, PERL, or Shell

  • Strong problem solving skills with attention to every technical aspect

  • Be a strong team player with clear and precise communication skills

  • EDA Tool Expertise: Expert proficiency in industry-standard sign-off tool

Additional Job Description:Compensation and Benefits

The annual base salary range for this position is $141,300 - $226,000

This position is also eligible for a discretionary annual bonus in accordance with relevant plan documents, and equity in accordance with equity plan documents and equity award agreements.

Broadcom offers a competitive and comprehensive benefits package: Medical, dental and vision plans, 401(K) participation including company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company paid holidays, paid sick leave and vacation time. The company follows all applicable laws for Paid Family Leave and other leaves of absence.

Broadcom is proud to be an equal opportunity employer. We will consider qualified applicants without regard to race, color, creed, religion, sex, sexual orientation, national origin, citizenship, disability status, medical condition, pregnancy, protected veteran status or any other characteristic protected by federal, state, or local law. We will also consider qualified applicants with arrest and conviction records consistent with local law.If you are located outside USA, please be sure to fill out a home address as this will be used for future correspondence.

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Broadcomについて

Broadcom

Broadcom

Acquired

Broadcom Corporation was an American fabless semiconductor company that made products for the wireless and broadband communication industry. It was acquired by Avago Technologies for $37 billion in 2016 and currently operates as a wholly owned subsidiary of the merged entity Broadcom Inc.

10,001+

従業員数

Palo Alto

本社所在地

$37B

企業価値

レビュー

10件のレビュー

3.8

10件のレビュー

ワークライフバランス

3.2

報酬

4.1

企業文化

3.6

キャリア

3.0

経営陣

2.5

72%

知人への推奨率

良い点

Good benefits and compensation

High pay and salary

Supportive colleagues and friendly environment

改善点

Poor management and disorganization

High stress and demanding work

Long hours and fast-paced environment

給与レンジ

360件のデータ

Junior/L3

Senior/L5

Junior/L3 · Data Scientist ICB 2

0件のレポート

$156,500

年収総額

基本給

-

ストック

-

ボーナス

-

$133,025

$179,975

面接レビュー

レビュー2件

難易度

4.0

/ 5

期間

14-28週間

体験

ポジティブ 0%

普通 50%

ネガティブ 50%

面接プロセス

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Past Experience