
Leading company in the software industry
Physical Design Timing Engineer (STA)
必备技能
Python
Please Note:1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)2. If you already have a Candidate Account, please Sign-In before you apply.
Job Description:
The Full Chip Static Timing Analysis (STA) Engineer is responsible for ensuring that ASIC meets its performance targets and timing requirements across all operating conditions.
Key Responsibilities:
-
Full-Chip Timing Sign-off: Own the final timing closure for ASIC, performing quality checks across all process, voltage, and temperature (PVT) corners
-
Constraint Development: Author, validate, and maintain SDC for various modes, including functional and test modes (Scan, MBIST,ATPG)
-
Analyze foundry guidelines and work with the team to incorporate sign off corners, margins, and derates into timing analysis flows and methodologies
-
Advanced Timing Concepts: Deep knowledge of On-Chip Variation (AOCV/POCV), Signal Integrity (crosstalk), and IR-drop aware STA
-
Multi-Mode Multi-Corner (MMMC) Analysis: Manage and analyze hundreds of timing scenarios to ensure reliability across diverse operating environments
-
Timing ECOs: Automate, generate and implement ECOs to fix setup, hold, and transition violations in the design cycle
-
Scripting: High proficiency in Tcl (primary for EDA tools), Python, and Perl for automating analysis flows and data mining.
-
Cross-Functional Collaboration: Partner with RTL, Physical Design, and DFT teams to resolve complex timing issues and define guard-banding requirements
-
Analyze and understand the tradeoffs between power/performance and area goals to drive them into overall chip implementation flows
-
Document best practices and lessons learned to drive continuous improvements in future projects
Qualifications:
-
Bachelor’s degree in Electrical Engineering or Computer engineering
-
A minimum of 12 years of hands-on experience in ASIC STA and timing constraints development, timing closure with Cadence or Synopsys tools
-
Experience in driving timing closure by effectively managing on-chip variation derates, optimizing multi-mode multi-corner constraints
-
Well versed with scripting languages like TCL and Python, PERL, or Shell
-
Strong problem solving skills with attention to every technical aspect
-
Be a strong team player with clear and precise communication skills
-
EDA Tool Expertise: Expert proficiency in industry-standard sign-off tool
Additional Job Description:Compensation and Benefits
The annual base salary range for this position is $141,300 - $226,000
This position is also eligible for a discretionary annual bonus in accordance with relevant plan documents, and equity in accordance with equity plan documents and equity award agreements.
Broadcom offers a competitive and comprehensive benefits package: Medical, dental and vision plans, 401(K) participation including company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company paid holidays, paid sick leave and vacation time. The company follows all applicable laws for Paid Family Leave and other leaves of absence.
Broadcom is proud to be an equal opportunity employer. We will consider qualified applicants without regard to race, color, creed, religion, sex, sexual orientation, national origin, citizenship, disability status, medical condition, pregnancy, protected veteran status or any other characteristic protected by federal, state, or local law. We will also consider qualified applicants with arrest and conviction records consistent with local law.If you are located outside USA, please be sure to fill out a home address as this will be used for future correspondence.
浏览量
0
申请点击
0
Mock Apply
0
收藏
0
相似职位

Video Creative
Hearst · Baltimore, MD, United States, US

Video Editor
Kalshi · New York or Remote

Tooling Design & Automation Engineer (Starlink)
SpaceX · Bastrop, TX

ASIC Design Engineer (Hardware Security)
Qualcomm · San Diego, California, United States of America; Santa Clara, California, United States of America
关于Broadcom

Broadcom
AcquiredBroadcom Corporation was an American fabless semiconductor company that made products for the wireless and broadband communication industry. It was acquired by Avago Technologies for $37 billion in 2016 and currently operates as a wholly owned subsidiary of the merged entity Broadcom Inc.
10,001+
员工数
Palo Alto
总部位置
$37B
企业估值
评价
10条评价
3.8
10条评价
工作生活平衡
3.2
薪酬
4.1
企业文化
3.6
职业发展
3.0
管理层
2.5
72%
推荐率
优点
Good benefits and compensation
High pay and salary
Supportive colleagues and friendly environment
缺点
Poor management and disorganization
High stress and demanding work
Long hours and fast-paced environment
薪资范围
360个数据点
Junior/L3
Senior/L5
Junior/L3 · Data Scientist ICB 2
0份报告
$156,500
年薪总额
基本工资
-
股票
-
奖金
-
$133,025
$179,975
面试评价
2条评价
难度
4.0
/ 5
时长
14-28周
体验
正面 0%
中性 50%
负面 50%
面试流程
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
常见问题
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Past Experience
最新动态
Is Broadcom Inc. (AVGO) A Good Stock To Buy Now? - Insider Monkey
Insider Monkey
News
·
1w ago
$Broadcom (AVGO.US)$ - Moomoo
Moomoo
News
·
1w ago
Broadcom Inc. (AVGO)'s Technical Outlook is Bright After Key Golden Cross - Zacks Investment Research
Zacks Investment Research
News
·
1w ago
Broadcom makes unexpected strategic move with Google - thestreet.com
thestreet.com
News
·
1w ago