refresh

Trending Companies

Trending

Jobs

JobsBroadcom

IC Design AI/ML Silicon Debug & Yield Engineer

Broadcom

IC Design AI/ML Silicon Debug & Yield Engineer

Broadcom

2 Locations

·

On-site

·

Full-time

·

1w ago

Compensation

$108,000 - $192,000

Benefits & Perks

Healthcare

401(k)

Equity

Employee Stock Purchase Program

Employee Assistance Program

Paid Family Leave

Healthcare

401k

Equity

Required Skills

Python

SQL

Machine Learning

ASIC Design

DFT

Silicon Debug

Yield Engineering

Please Note:

1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)

2. If you already have a Candidate Account, please Sign-In before you apply.

Job Description:

We need an engineer to own the end-to-end silicon diagnostic pipeline. You won’t just be looking at reports; you will be building the engines that generate them. In this role, you will ingest massive volumes of scan failure data and process parameters, using AI-driven methodologies to find the "needle in the haystack" that is hindering our yield.

Your goal is simple but ambitious: Use AI/ML to transform millions of data points into actionable insights that drive aggressive yield ramps and shorten time-to-market.

Key Responsibilities

  • AI-Driven Debug: Develop and deploy ML models to automate the classification of scan failures (Chain, Stuck-at, Transition) and correlate them with design-for-test (DFT) structures.

  • Predictive Yield Modeling: Integrate high-dimensional data—including Fab process parameters, PCM (Process Control Monitoring), and E-test data—to predict yield excursions before they hit the assembly line.

  • Holistic Yield Analysis: Look beyond the bitcell. You’ll analyze the interplay between design marginalities, voltage scaling, and manufacturing variations.

  • Tool Orchestration: Evaluate and implement cutting-edge AI-based EDA tools for root-cause analysis and systematic defect identification.

  • Cross-Functional Leadership: Act as the "translator" between the Fab, Design, and Test teams, using data to prove where the silicon is diverging from the simulation.

The Ideal Candidate

  • ASIC Design Engineering: Deep understanding of ASIC design, including logic circuits, memory, PLL/Analog, Place and route, STA, DFT, DFM, etc.

  • The Debug Specialist: You know your way around scan compression, BIST, and ATPG patterns. You understand what a "shmoo plot" is telling you about a timing marginality.

  • The Data Scientist: You don't just "use" tools; you understand the math. You are proficient in Python (Pandas, Scikit-Learn, Py Torch/Tensor Flow) for building custom analysis pipelines.

  • The Yield Strategist: You have a deep understanding of semiconductor manufacturing processes (FinFET nodes) and how physical defects manifest as logical failures.

Technical Requirements

Bachelor's degree plus 8+ years of related experience OR Master's degree plus 6+ years of related experience

3+ years in Silicon Debug, DFT, or Yield Engineering.

Knowledge of Deep Sub-micron (FinFET) effects, including IR drop, crosstalk, and process variation

Experience with Pattern Recognition, Clustering (for defect binning), and Regression models.

Expertise in Python, SQL, and big data environments (Spark, Snowflake, etc.).

Familiarity with industry-standard yield management systems (e.g., PDF Solutions, Synopsys Yield Explorer, or Cadence Clarity).

Additional Job Description:

Compensation and Benefits

The annual base salary range for this position is $108,000 - $192,000

This position is also eligible for a discretionary annual bonus in accordance with relevant plan documents, and equity in accordance with equity plan documents and equity award agreements.

Broadcom offers a competitive and comprehensive benefits package: Medical, dental and vision plans, 401(K) participation including company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company paid holidays, paid sick leave and vacation time. The company follows all applicable laws for Paid Family Leave and other leaves of absence.

Broadcom is proud to be an equal opportunity employer. We will consider qualified applicants without regard to race, color, creed, religion, sex, sexual orientation, national origin, citizenship, disability status, medical condition, pregnancy, protected veteran status or any other characteristic protected by federal, state, or local law. We will also consider qualified applicants with arrest and conviction records consistent with local law.

If you are located outside USA, please be sure to fill out a home address as this will be used for future correspondence.

Total Views

0

Apply Clicks

0

Mock Applicants

0

Scraps

0

About Broadcom

Broadcom

A designer, developer, and global supplier of a broad range of analog and digital semiconductor connectivity solutions.

10,001+

Employees

Palo Alto

Headquarters

Reviews

3.0

10 reviews

Work Life Balance

2.2

Compensation

4.1

Culture

2.3

Career

1.8

Management

2.1

25%

Recommend to a Friend

Pros

Good pay and compensation

Quality benefits package

Equity/RSUs offered

Cons

No career advancement opportunities

Poor management quality and leadership

Frequent layoffs and job insecurity

Salary Ranges

1,961 data points

Mid/L4

Mid/L4 · Infrastructure Engineer

1 reports

$219,086

total / year

Base

$168,682

Stock

-

Bonus

-

$219,086

$219,086

Interview Experience

2 interviews

Difficulty

3.0

/ 5

Duration

14-28 weeks

Experience

Positive 0%

Neutral 50%

Negative 50%

Interview Process

1

Interview

2

Multiple rounds