採用
Come and join Apple's growing wireless silicon development team. Our Wireless SoC organization is responsible for all aspects of wireless silicon development, emphasizing highly energy-efficient design and new technologies that transform the user experience at the product level. This is driven by a world-class vertically integrated engineering team spanning RF/Analog, Systems/PHY/MAC, RTL design/integration, Emulation, Verification, DFT, Validation, and FW/SW engineering. We encourage you to apply if you enjoy a fast-paced and exciting environment, collaborating with people across different functional areas, and thrive during critical times.
Description
As a Timing Engineer, you will work in a team developing Wireless So Cs with custom hardware accelerators and multiple processor sub-systems. There will be the opportunity to work closely with SoC architects and IP developers to develop So Cs that meet power, performance, and area goals for Apple's products. You will help improve the processes, methods, and tools for designing and implementing these large, complex So Cs. Collaboration with multi-disciplinary groups will be needed to make sure designs are delivered on time and with the highest quality by incorporating targeted checks at every stage of the design process. In this highly visible role, you will be at the center of the ASIC creation effort, interfacing with all disciplines, with a critical impact in getting leading-edge products launched to delight millions of customers.","responsibilities":"Full chip and block-level timing constraint creation, review and closure ownership throughout the entire project cycle (RTL, synthesis, and physical implementation).
Execute low power physical synthesis techniques, deploying knowledge of UPF and power intent verification.
Deploy and enhance methodology and flows related to timing constraint verification and timing closure.
Generation of consistent block and full chip timing constraints.
Support digital chip integration work and flows (e.g. CDC).
Collaborate with Chip Architecture, Design Verification, Physical Design, DFT, and power teams to achieve first time Silicon success.
Generally bridge between the RTL front end and place & route worlds.
Preferred Qualifications
Strong knowledge of the entire ASIC design process, from RTL through synthesis, static timing analysis and place & route.
Expertise in STA tools and flow.
UPF usage for power and voltage islands.
Knowledge of timing corners, operating modes, process variation and signal integrity-related issues.
Skilled in scripting languages (TCL, PERL, Python), both standalone and within EDA tools.
Proficient in the closure of end-to-end logic equivalence (FV, LEC) with functional ECOs in the mix.
Familiarity with DFT approaches and constraints.
Proficient with RTL Verilog/VHDL.
Familiarity with digital top integration flows/methodology/checks.
Minimum Qualifications
Bachelors degree and 3+ years of relevant industry experience.
Timing constraint (SDC) creation at partition and chip level.
Logic synthesis execution (verilog RTL to netlist).
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .
Pay & Benefits
At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $139,500 and $258,100, and your base pay will depend on your skills, qualifications, experience, and location.
Apple employees also have the opportunity to become an Apple shareholder through participation in Apple's discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple's Employee Stock Purchase Plan. You'll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses - including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.
Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Maintenance Utility Engineer/Painter - Hilton La Jolla Torrey Pines
Hilton · San Diego, California, United States

Analog Design Engineer for PLL/Adaptive Clocking
AMD · San Diego, California

Cross Domain Solution Engineer
Booz Allen Hamilton · San Diego, CA

Communication Systems Electronic Technician II
BAE Systems · San Diego, California, United States

Engineering Technician II
Leidos · San Diego, CA
Appleについて

Apple
PublicApple Inc. is an American multinational technology company headquartered in Cupertino, California, in Silicon Valley, best known for its consumer electronics, software and online services.
10,001+
従業員数
Cupertino
本社所在地
$3.5T
企業価値
レビュー
3.9
10件のレビュー
ワークライフバランス
2.5
報酬
4.2
企業文化
3.8
キャリア
3.5
経営陣
3.2
72%
友人に勧める
良い点
Great benefits and compensation
Talented colleagues and supportive teams
Learning opportunities and mentorship
改善点
Work-life balance challenges
High stress and pressure
Fast-paced environment
給与レンジ
11,365件のデータ
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0件のレポート
$114,215
年収総額
基本給
$45,686
ストック
$57,108
ボーナス
$11,422
$79,951
$148,480
面接体験
3件の面接
難易度
3.3
/ 5
期間
28-42週間
内定率
33%
体験
ポジティブ 33%
普通 0%
ネガティブ 67%
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Past Experience
ニュース&話題
T-Mobile is giving away the Apple iPhone 17 for free — how to claims yours this weekend - Mashable
Mashable
News
·
3d ago
There Is Incredible News for Apple Investors. Will It Be Enough to Send the Stock Higher? - Yahoo Finance
Yahoo Finance
News
·
3d ago
Apple Says CarPlay Ultra is Coming to These Vehicle Brands - MacRumors
MacRumors
News
·
3d ago
Tracking sleep with Apple Watch? Use these 5 settings for the best accuracy - Tom's Guide
Tom's Guide
News
·
3d ago