採用
Come and join Apple's growing wireless silicon development team. Our wireless SoC organization is responsible for all aspects of wireless silicon development, emphasizing highly energy-efficient design and new technologies that transform the user experience at the product level. All of this is driven by a world-class vertically integrated engineering team spanning RF/Analog architecture and design, Systems/PHY/MAC architecture and design, VLSI/RTL design and integration, Emulation, Design Verification, Test and Validation, and FW/SW engineering. If you enjoy a fast-paced and challenging environment, collaborate with people across different functional areas, and thrive during crisis times, we encourage you to apply.
Description:
In this role you will work on a small team dedicated to implementing high performance, low power wireless So Cs from RTL to delivery of our final GDSII. There will be the opportunity to work closely with multi-disciplinary groups to meet power, performance, and area goals for Apple's products. You will interact with RTL designers to understand design intent and clock structure, with CAD to understand and develop flows, with UPF and DFT teams to insert power and test structures, and with Physical design team to close and sign-off timing. Collaboration will be needed to make sure designs are delivered on time and with the highest quality by incorporating targeted checks at every stage of the design process. In this highly visible role, you will be at the center of the ASIC creation effort, interfacing with all disciplines, with a critical impact in getting leading-edge products launched to delight millions of customers.","responsibilities":"Generate chip or block level static timing constraints.
Synthesize design with UPF/DFT/BIST.
Close timing on critical blocks by working with design and PD teams.
Perform timing optimization and implement the design for functionality.
Generate and implement functional ECOs.
Run static timing analysis flows at chip/block level and provide guidelines to fix violations to other designers.
Participate in establishing/improving CAD and design flow methodologies.
Work with multi-disciplinary groups to make sure designs are delivered on time and with the highest quality by incorporating proper checks at every stage of the design process.
Preferred Qualifications:
Hands-on experience in timing/SDC constraints generation, analysis, and management.
Knowledge of timing corners, operating conditions, process variations, and signal integrity-related issues.
Knowledge of Place and Route steps including floor planning, CTS, Routing and timing ECOs.
Understanding of UPF and low-power design and implementation techniques.
Understanding of DFT methodologies including Scan and BIST.
Minimum Qualifications:
BS and a minimum of 10 years relevant industry experience.
Knowledge of the ASIC design flow, synthesis, static timing analysis, RTL to Post Synthesis netlist.
Exposure to industry standard Timing, Logic Equivalence, Physical Design and Synthesis tools.
Proficient in scripting in TCL, Perl or Python.
Knowledge of basic SoC Architecture and HDL languages like Verilog / System Verilog to collaborate with our logic design team for timing fixes and functional ECOs.
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .
Pay & Benefits:
At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $171,600 and $302,200, and your base pay will depend on your skills, qualifications, experience, and location.
Apple employees also have the opportunity to become an Apple shareholder through participation in Apple's discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple's Employee Stock Purchase Plan. You'll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses - including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.
Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Engineer Software - Integration & Test (San Diego CA)
Northrop Grumman · San Diego, CA

Specialist, Software Engineering
L3Harris · San Diego, CA, US

General Maintenance Engineer - Hilton La Jolla Torrey Pines
Hilton · San Diego, California, United States

Regional Engineer
iHeartMedia · San Diego, CA (Granite)

Communication Systems Electronic Technician II
BAE Systems · San Diego, California, United States
Appleについて

Apple
PublicApple Inc. is an American multinational technology company headquartered in Cupertino, California, in Silicon Valley, best known for its consumer electronics, software and online services.
10,001+
従業員数
Cupertino
本社所在地
$3.5T
企業価値
レビュー
3.9
10件のレビュー
ワークライフバランス
2.8
報酬
4.2
企業文化
3.6
キャリア
3.4
経営陣
3.2
72%
友人に勧める
良い点
Great benefits and compensation
Talented colleagues and supportive teams
Learning opportunities and mentorship
改善点
Work-life balance challenges
Fast-paced and high-stress environment
Long hours and heavy workload
給与レンジ
11,365件のデータ
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0件のレポート
$114,215
年収総額
基本給
$45,686
ストック
$57,108
ボーナス
$11,422
$79,951
$148,480
面接体験
3件の面接
難易度
3.3
/ 5
期間
28-42週間
内定率
33%
体験
ポジティブ 33%
普通 0%
ネガティブ 67%
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Past Experience
ニュース&話題
5 Tall Tasks for John Ternus, Apple’s Next C.E.O. - The New York Times
The New York Times
News
·
3d ago
The MacBook Neo is a glimpse into John Ternus's Apple - Engadget
Engadget
News
·
3d ago
Apple’s iPad phaseout has begun - Macworld
Macworld
News
·
3d ago
What Happens to Your Blood Sugar When You Eat an Apple With Peanut Butter - Verywell Health
Verywell Health
News
·
3d ago