热门公司

招聘

职位Apple

AMS SerDes Robustness Analysis Validation Architect

Apple

AMS SerDes Robustness Analysis Validation Architect

Apple

Emeryville, CA

·

On-site

·

Full-time

·

2d ago

Are you inherently curious, hands-on, and analytical? We are seeking a seasoned Ser Des Robustness Analysis & Validation Architect with a strong technical foundation and a hands-on approach to drive the robustness, performance, and margin validation of high-speed Ser Des PHYs, such PCIe and USB, within our system. This role is ideal for someone who is motivated to push designs to the edge through intentional stress testing and margin-finding techniques!

Description

You will architect validation strategies that go beyond traditional spec-checking, focusing on uncovering weaknesses in design assumptions, stress-to-fail conditions, and system interactions across wide-ranging PVT and real-world scenarios, including edge case behaviors. A deep understanding of Ser Des design and validation principles, SOC/system integration, and real-world system environments is required. The role demands strong collaboration with design, architecture, and system teams to ensure the IP is designed with design for testability. In addition, you will also partner closely with the validation team to help optimize for maximum test coverage vs. execution time, ensuring efficient yet thorough validation. This is a hands-on lab role that requires close collaboration with designers, architects, system, and test engineers to validate next-generation Ser Des IPs from design conception through production.","responsibilities":"Define and architect margin-to-fail validation strategies to uncover weaknesses and failure conditions in high-speed Ser Des PHYs across multiple process, voltage, temperature, and different system environments.

Develop and implement stress-to-fail methodologies, covering end-to-end systems, such as stressing equalization paths, clocking structures, jitter sensitivities, and link training edge cases, etc.

Collaborate early with Ser Des design, architecture, and system teams to review specifications, define coverage priorities, and to build in needed design-for-test (DFT) insertion or sensors to improve observability, measurements, pattern generators, observability hooks, etc.

Lead hands-on lab experiments to validate assumptions, isolate issues, root-cause failures, and fine-tune test coverage for both standalone IP and system-level interactions.

Partner with the validation team to balance test coverage and execution time, helping shape an efficient validation pipeline that enhances risk reduction within time constraints.

Analyze silicon behaviors across multiple builds and revisions; derive insights to guide validation refinement and inform design updates.

Provide post-silicon feedback that improves future architectural decisions, design margins, and validation methodology.

Guide junior validation engineers, share debug techniques, and contribute to internal standard processes for Ser Des validation.

Preferred Qualifications

PhD in Electrical Engineering or related field with 20+ years of experience in Ser Des IP validation, AMS circuit design, or silicon/system-level debug.

Hands-on lab experience with lab instrumentations such as oscilloscopes, BERTs, protocol analyzers, etc, and measurement setups tailored for Ser Des PHYs.

Deep understanding of high-speed serial link protocols (PCIe, USB, Ethernet, Display Port, etc.) and equalization techniques (such as CTLE, DFE, FFE, etc.)

Strong foundation in analog/mixed-signal design principles and familiarity with signal integrity (SI) and power integrity (PI) impacts.

Skilled in programming (Python, C/C++, etc.) and data analysis tools for validation automation and correlation studies.

Proven ability to break down complex problems, isolate issues, and root-cause at the circuit, protocol, and system levels.

Demonstrated experience in design-for-validation, including fault injection, internal monitors, and behavioral hooks.

Experience validating multi-lane PHYs with adaptive EQ, clocking and CDR paths, and challenging compliance requirements in various real systems.

Familiarity with production and characterization flows, including margin-to-fail and stress testing techniques.

Ability to guide test coverage optimization to reduce execution time without sacrificing risk coverage.

Experience providing post-silicon insights that shaped future design changes.

Passion for deep debug and a "find the flaw" mentality, with an interest to explore the unexpected.

Minimum Qualifications

BS and 20 +years of relevant industry experience

Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .

Pay & Benefits

At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $257,400 and $386,300, and your base pay will depend on your skills, qualifications, experience, and location.

Apple employees also have the opportunity to become an Apple shareholder through participation in Apple's discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple's Employee Stock Purchase Plan. You'll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses - including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.

Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.

总浏览量

0

申请点击数

0

模拟申请者数

0

收藏

0

关于Apple

Apple

Apple

Public

Apple Inc. is an American multinational technology company headquartered in Cupertino, California, in Silicon Valley, best known for its consumer electronics, software and online services.

10,001+

员工数

Cupertino

总部位置

$3.5T

企业估值

评价

3.9

10条评价

工作生活平衡

2.5

薪酬

4.2

企业文化

3.8

职业发展

3.5

管理层

3.2

72%

推荐给朋友

优点

Great benefits and compensation

Talented colleagues and supportive teams

Learning opportunities and mentorship

缺点

Work-life balance challenges

High stress and pressure

Fast-paced environment

薪资范围

11,365个数据点

L2

L3

L4

L5

L6

L2 · Business Analyst L2

0份报告

$114,215

年薪总额

基本工资

$45,686

股票

$57,108

奖金

$11,422

$79,951

$148,480

面试经验

3次面试

难度

3.3

/ 5

时长

28-42周

录用率

33%

体验

正面 33%

中性 0%

负面 67%

面试流程

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

常见问题

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Past Experience