refresh

트렌딩 기업

트렌딩 기업

채용

채용Apple

PLL Design Engineer

Apple

PLL Design Engineer

Apple

Sunnyvale, CA

·

On-site

·

Full-time

·

1d ago

We are seeking a highly skilled PLL Design Engineer to join our engineering team. The ideal candidate will possess strong analytical abilities, a passion for innovation, and extensive experience in designing and implementing PLL architectures and circuits.

In this highly visible role, you will drive innovation within a silicon design group with a critical impact on getting functional products to hundreds of millions of customers quickly.

Description

Our team is responsible for all aspects of silicon development for cellular transceivers, with a particular emphasis on highly integrated and efficient designs and technologies that transform the user experience at the product level.

You will utilize your virtuoso knowledge to design PLL Circuits and component blocks including some of the following: PLL, VCO, LO generation, Dividers, Charge Pumps, XTAL, and other RF/mixed-signal blocks.

In addition to the above responsibilities, you will utilize your technical analysis skills to conduct transistor-level feasibility studies for new RF circuit architectures, as well as be responsible for simulation and modeling to design and develop analog and mixed signal solutions for next-generation wireless chips.","responsibilities":"As an PLL design engineer, you will be responsible for providing clocking solutions for cellular transceiver chips. Responsibilities include:

Working with platform architects, system, and digital design groups to define the requirements for PLL and its sub-blocks based on the system requirements.

Collaborating with the technology team on process selection for the target device.

Driving transistor-level feasibility studies of RF/mixed-signal circuit blocks and architectures.

Designing various component blocks including PLL, VCO, LO generation, Dividers, Charge Pumps, XTAL, TDCs, DTCs, and other RF/mixed-signal blocks.

Conducting transistor-level feasibility studies for new RF circuit architectures and working with platform architects and systems groups to define overall PLL specs.

Behavioral modeling of PLL to derive block-level requirements.

Floor planning and working with layout designers to implement circuit design with best-practice layout techniques.

Defining bench-level test plans and validating, characterizing, and debugging designs through high-volume production.

Working closely with the mask design team to implement layout views of designs.

Preferred Qualifications

Experience designing fractional-N PLLs, Digital PLLs, sigma-delta PLLs, and VCOs.

Strong knowledge of loop design to optimize for phase noise/jitter, lock time, reference spur, area, power, etc.

Understanding of device physics and demonstrated ability to apply that to optimize noise, power, area, frequency of PLL blocks.

Knowledge of bandgaps, bias, opamps, LDOs, feedback, and compensation techniques.

Should be familiar with Cadence Virtuoso, SpectreRF, and/or C/Matlab/VerilogA modeling.

Familiarity with various RF transceiver architectures and their trade-offs is considered a plus.

Bring-up and debugging skills, and experience in working with production test engineers to build test plans and design for testability.

Ability to stay up to date with industry trends and new technologies to drive continuous improvement.

Familiarity with digital design, digital verification, and system-verilog modeling.

Familiarity with AI/ML optimization and automation flows.

Minimum Qualifications

BS and 10+ years of relevant industry experience required.

Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .

Pay & Benefits

At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $181,100 and $318,400, and your base pay will depend on your skills, qualifications, experience, and location.

Apple employees also have the opportunity to become an Apple shareholder through participation in Apple's discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple's Employee Stock Purchase Plan. You'll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses - including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.

Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.

총 조회수

0

총 지원 클릭 수

0

모의 지원자 수

0

스크랩

0

Apple 소개

Apple

Apple

Public

Apple Inc. is an American multinational technology company headquartered in Cupertino, California, in Silicon Valley, best known for its consumer electronics, software and online services.

10,001+

직원 수

Cupertino

본사 위치

$3.5T

기업 가치

리뷰

3.9

10개 리뷰

워라밸

2.5

보상

4.2

문화

3.8

커리어

3.5

경영진

3.2

72%

친구에게 추천

장점

Great benefits and compensation

Talented colleagues and supportive teams

Learning opportunities and mentorship

단점

Work-life balance challenges

High stress and pressure

Fast-paced environment

연봉 정보

11,365개 데이터

L2

L3

L4

L5

L6

L2 · Business Analyst L2

0개 리포트

$114,215

총 연봉

기본급

$45,686

주식

$57,108

보너스

$11,422

$79,951

$148,480

면접 경험

3개 면접

난이도

3.3

/ 5

소요 기간

28-42주

합격률

33%

경험

긍정 33%

보통 0%

부정 67%

면접 과정

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

자주 나오는 질문

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Past Experience