채용
Do you have a passion for invention and self-challenge? Do you thrive on pushing the limits of what's considered feasible. As part of a world class modem team, you'll be at the heart of chip design! Apple recently announced first in-house 5G modem platforms, the C1 and C1X, designed to deliver industry-leading connectivity performance, improved energy efficiency, and seamless integration with Apple's custom silicon. You'll ensure Apple products and services can seamlessly handle the tasks that make them beloved by millions. Join us, and you'll help us innovate new cellular technologies that continually outperform the previous iterations! Do you want to have an impact on every single Apple product?
As an ASIC STA engineer, you will be responsible for all aspects of timing including, working with designers for timing constraints generation, helping construct/modify flows, timing analysis and timing closure.
Description
As an ASIC STA Engineer, you will have responsibilities spanning various aspects of SOC design: Full chip and block level timing closure ownership throughout the entire project. Generation of block and full chip timing constraints. Own timing sign-off to make sure timing requirements are met across all corners, modes, and conditions. Work closely with various multi-functional teams on resolving sophisticated timing issues for major building blocks of complex So Cs. Work on Apple SoC (System-on-Silicon) chips in deep sub-micron technologies targeted for high end mobile applications.","responsibilities":"As an STA Engineer, the day-to-day work involves performing static timing analysis across multiple corners and modes using tools like Synopsys Prime Time.
The role includes maintaining and validating SDC constraints, collaborating closely with RTL, synthesis, and physical design teams to resolve timing issues.
Own STA sign-off for block and chip level including custom timing checks. Develop automation scripts in Tcl or Python to streamline analysis and reporting, prepare sign-off quality constraints, and ensure the design meets all performance and reliability targets before tape-out.
Own STA sign-off for block and chip level including custom timing checks.
Preferred Qualifications
MS and 8+ years of relevant industry experience.
Understand and implement improving existing methodologies and flows. Experience in reducing the number of timing signoff corners by merging different timing modes is highly desired.
Solid understanding of low-power techniques including clock gating, power gating and multi-voltage designs.
Minimum Qualifications
BS and 10+ years of relevant industry experience.
Hands-on experience in ASIC timing constraints generation and timing closure.
Expertise in STA tools (such as Primetime) and methodologies for timing closure with a good understanding of OCV, noise and crosstalk effects on timing.
Deep understanding and experience in timing closure of various test modes such as scan shift, scan capture, atspeed and BIST testing.
Strong background in Constraint analysis and debug, using industry standard tools such as Synopsys CA (Constraint Analyzer).
Knowledge of timing corners/modes, process variations and signal integrity related issues.
Hands on experience in timing/SDC constraints generation and management.
Proficient in scripting languages (Tcl and Perl/Python).
Strong communication skills are a pre-requisite as the candidate will collaborate with a lot of diverse groups (e.g. digital design, DFT, physical design, etc.).
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .
Pay & Benefits
At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $171,600 and $302,200, and your base pay will depend on your skills, qualifications, experience, and location.
Apple employees also have the opportunity to become an Apple shareholder through participation in Apple's discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple's Employee Stock Purchase Plan. You'll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses - including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.
Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고

Prinicipal Engineer, Mission Systems (R4603)
Shield AI · San Diego, California

Equipment Operations Engineer II
Veracyte · San Diego, California, United States

Cross Domain Solution Engineer
Booz Allen Hamilton · San Diego, CA

General Maintenance Engineer - Hilton La Jolla Torrey Pines
Hilton · San Diego, California, United States

Engineering Technician II
Leidos · San Diego, CA
Apple 소개

Apple
PublicApple Inc. is an American multinational technology company headquartered in Cupertino, California, in Silicon Valley, best known for its consumer electronics, software and online services.
10,001+
직원 수
Cupertino
본사 위치
$3.5T
기업 가치
리뷰
3.9
10개 리뷰
워라밸
2.5
보상
4.2
문화
3.8
커리어
3.5
경영진
3.2
72%
친구에게 추천
장점
Great benefits and compensation
Talented colleagues and supportive teams
Learning opportunities and mentorship
단점
Work-life balance challenges
High stress and pressure
Fast-paced environment
연봉 정보
11,365개 데이터
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0개 리포트
$114,215
총 연봉
기본급
$45,686
주식
$57,108
보너스
$11,422
$79,951
$148,480
면접 경험
3개 면접
난이도
3.3
/ 5
소요 기간
28-42주
합격률
33%
경험
긍정 33%
보통 0%
부정 67%
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
자주 나오는 질문
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Past Experience
뉴스 & 버즈
T-Mobile is giving away the Apple iPhone 17 for free — how to claims yours this weekend - Mashable
Mashable
News
·
1d ago
There Is Incredible News for Apple Investors. Will It Be Enough to Send the Stock Higher? - Yahoo Finance
Yahoo Finance
News
·
1d ago
Apple Says CarPlay Ultra is Coming to These Vehicle Brands - MacRumors
MacRumors
News
·
1d ago
Tracking sleep with Apple Watch? Use these 5 settings for the best accuracy - Tom's Guide
Tom's Guide
News
·
1d ago