热门公司

招聘

职位Apple

Design Verification Lead

Apple

Design Verification Lead

Apple

Austin, TX

·

On-site

·

Full-time

·

1d ago

At Apple we push the boundaries of innovation to create extraordinary experiences for millions of users worldwide. We are seeking a Senior Engineering Leader - in the area of Silicon Design Verification to lead one or more high-caliber verification teams in developing cutting-edge silicon IPs. In this role, you will provide technical leadership, drive best practices, and ensure the first-pass success of our silicon designs. You will play a crucial role in architecting verification methodologies, managing project execution, and fostering a culture of technical excellence within your teams.

Description

As a hands-on leader you will work closely with cross functional teams to define and implement scalable, reusable, and efficient verification strategies. You will be expected to grow and guide a team of talented verification engineers, ensuring the highest quality silicon products that meet Apple's performance, power, and area targets. Key Responsibilities include but not limited to lead, grow and mentor a team of verification engineers, providing technical guidance, career development, and performance management. Collaborate with architecture, design, and software teams to define verification requirements, drive verification strategy, planning, environment implementation and methodology. As well as define and execute functional and power-aware verification plans, focusing on test coverage, formal verification, and assertion-based verification using System Verilog and UVM methodologies. You also provide technical leadership by mentoring, reviewing team members' work, and fostering a culture of innovation and collaboration. And continuously refine verification strategies to improve efficiency, speed, and completeness.

Preferred Qualifications

12+ years of experience in ASIC/SoC verification, including at least 3 years in a senior leadership role managing teams of engineers.

Experience with post-silicon validation and debug.

Familiarity with performance modeling, emulation, or prototyping.

Hands-on experience with low-power design verification (UPF methodology, clock gating, power intent validation, etc.).

Understanding of mixed-signal interactions and analog modeling for verification.

Background in high-speed interfaces (e.g., PCIe, USB, DDR), power-aware verification methodologies, formal verification, and constrained-random testbenches.

Proven track record of delivering high-performance silicon with first-pass success.

Deep expertise in System Verilog, UVM, and modern verification methodologies.

Strong debugging and problem-solving skills for complex system-on-chip (SoC) designs.

Experience leading multi-site teams and cross-functional collaboration with architecture, design, and software groups.

Experience with coverage-driven verification methodologies and regression-driven verification strategies.

Excellent communication and leadership skills, with a proven track record of developing high-performing teams and mentoring engineers.

Minimum Qualifications

BS and a minimum of 20 years relevant industry experience.

Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .

总浏览量

0

申请点击数

0

模拟申请者数

0

收藏

0

关于Apple

Apple

Apple

Public

Apple Inc. is an American multinational technology company headquartered in Cupertino, California, in Silicon Valley, best known for its consumer electronics, software and online services.

10,001+

员工数

Cupertino

总部位置

$3.5T

企业估值

评价

3.9

10条评价

工作生活平衡

2.5

薪酬

4.2

企业文化

3.8

职业发展

3.5

管理层

3.2

72%

推荐给朋友

优点

Great benefits and compensation

Talented colleagues and supportive teams

Learning opportunities and mentorship

缺点

Work-life balance challenges

High stress and pressure

Fast-paced environment

薪资范围

11,365个数据点

L2

L3

L4

L5

L6

L2 · Business Analyst L2

0份报告

$114,215

年薪总额

基本工资

$45,686

股票

$57,108

奖金

$11,422

$79,951

$148,480

面试经验

3次面试

难度

3.3

/ 5

时长

28-42周

录用率

33%

体验

正面 33%

中性 0%

负面 67%

面试流程

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

常见问题

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Past Experience