採用
At Apple, we work every single day to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer! As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers daily.
This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.
Description
In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture. You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage. A mindset to break the design is highly desirable.
Furthermore, you will develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling features, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage. You will also be expected to make use of LLM and related technologies to achieve efficient execution and improved quality.","responsibilities":"Study design specification and create test plan
Develop infrastructure in System Verilog/UVM to stress the design
Develop and fix failures from regressions, close bugs
Use LLMs to do verification efficiently
Preferred Qualifications
Deep knowledge of OOP, System Verilog and UVM
Deep knowledge in developing scalable and portable test-benches
Strong experience with verification methodologies and tools such as simulators, waveform viewers, Build and run automation, coverage collection, gate level simulations
Working experience using LLMs for efficiency and quality
Experience with power-aware (UPF) or similar verification methodology
Excellent knowledge of one of the scripting languages such as Python, Perl, TCL
Experience with serial protocols such as PCIe or USB, parallel protocol such as DDR is a plus but not required
Knowledge of formal verification methodology is a plus but not required
Knowledge of emulation for verification technologies is a plus but not required
Minimum Qualifications
BS degree in technical subject area and a minimum 10 years relevant industry experience or equivalent
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .
総閲覧数
0
応 募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Systems Design Engineer – AI Customer Systems Validation
AMD · Austin, Texas

AUTOMATION ENGINEER L4
Wipro · Austin, United States

Software Development Engineer II, Network Device Lifecycle Management
Amazon · Austin, TX, USA

Hardware Sustaining Engineer
DigitalOcean · Austin

Civil/Site Engineer – Infrastructure
Saronic · Austin, TX
Appleについて

Apple
PublicApple Inc. is an American multinational technology company headquartered in Cupertino, California, in Silicon Valley, best known for its consumer electronics, software and online services.
10,001+
従業員数
Cupertino
本社所在地
$3.5T
企業価値
レビュー
3.9
10件のレビュー
ワークライフバランス
2.5
報酬
4.2
企業文化
3.8
キャリア
3.5
経営陣
3.2
72%
友人に勧める
良い点
Great benefits and compensation
Talented colleagues and supportive teams
Learning opportunities and mentorship
改善点
Work-life balance challenges
High stress and pressure
Fast-paced environment
給与レンジ
11,365件のデータ
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0件のレポート
$114,215
年収総額
基本給
$45,686
ストック
$57,108
ボーナス
$11,422
$79,951
$148,480
面接体験
3件の面接
難易度
3.3
/ 5
期間
28-42週間
内定率
33%
体験
ポジティブ 33%
普通 0%
ネガティブ 67%
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Past Experience
ニュース&話題
T-Mobile is giving away the Apple iPhone 17 for free — how to claims yours this weekend - Mashable
Mashable
News
·
1d ago
There Is Incredible News for Apple Investors. Will It Be Enough to Send the Stock Higher? - Yahoo Finance
Yahoo Finance
News
·
1d ago
Apple Says CarPlay Ultra is Coming to These Vehicle Brands - MacRumors
MacRumors
News
·
1d ago
Tracking sleep with Apple Watch? Use these 5 settings for the best accuracy - Tom's Guide
Tom's Guide
News
·
1d ago