채용
About Analog Devices
Analog Devices, Inc. (NASDAQ: ADI ) is a global semiconductor leader that bridges the physical and digital worlds to enable breakthroughs at the Intelligent Edge. ADI combines analog, digital, and software technologies into solutions that help drive advancements in digitized factories, mobility, and digital healthcare, combat climate change, and reliably connect humans and the world. With revenue of more than $9 billion in FY24 and approximately 24,000 people globally, ADI ensures today's innovators stay Ahead of What's Possible™. Learn more at www.analog.com and on LinkedIn and Twitter (X).
Role Overview:As a Senior Physical Design Engineer at Analog Devices, you will play a key role in delivering complex ASIC and SoC designs across multiple technology nodes, directly supporting ADI’s mission of innovation and impact. You will lead challenging floorplanning, place-and-route (PNR), timing closure, and physical verification activities, while collaborating across functions to drive on-time, high-quality tapeouts. Your work will embody ADI’s core values of Agility, Impact, Leadership, and Innovation.
Key Responsibilities:
- Own end-to-end physical implementation for major IP blocks and/or full-chip designs, ensuring alignment with ADI’s Career Development Framework (Expertise, Autonomy & Scope, Business Impact).
- Develop and optimize floorplans (macro placement, IO ring planning, power grid design, congestion/area/timing analysis) leveraging advanced nodes (16nm, 7nm, 5nm, etc.).
- Execute place-and-route, clock tree synthesis, and timing closure using industry-standard tools (Cadence Innovus).
- Perform detailed static timing analysis (STA) and drive sign-off across PVT corners and operating modes.
- Identify and resolve physical verification issues (DRC/LVS/ERC) in close partnership with process/CAD/foundry teams, ensuring robust manufacturability.
- Automate design flows (e.g., hierarchical PNR, IO ring automation, Flash PG) to improve efficiency and quality; contribute to continuous flow enhancements.
- Collaborate with RTL, DFT, verification, package, and library teams to meet performance, power, and area (PPA) targets and project milestones.
- Mentor and coach junior engineers, sharing best practices in physical design and advancing team capability.
- Document methodologies and contribute to best practices, supporting a culture of learning and continuous improvement.
- Demonstrate ADI values by being agile in adapting to changing business needs, leading by example, and striving for best-in-class results.
Required Qualifications:
- Bachelor’s or Master’s in Electrical/Electronics Engineering or related discipline.
- 5+ years of hands-on experience in advanced ASIC/SoC physical design, ideally including work at 16nm and below.
- Strong proficiency in floorplanning, PNR, STA, and physical verification using industry EDA tools.
- Experience developing or deploying automated flows (Tcl, Perl, Python) to improve design productivity.
- Deep understanding of fabrication process limitations, ESD/IR/EM analysis, and robust sign-off methodologies.
- Demonstrated ability to communicate clearly, collaborate cross-functionally, and work effectively in a fast-paced, innovative environment.
Preferred Qualifications:
-
Experience with hierarchical design and large-scale SoC integration.
-
Background in low power and multi-voltage design methodologies (UPF/CPF).
-
For positions requiring access to technical data, Analog Devices, Inc. may have to obtain export licensing approval from the U.S.
Department of Commerce:
- Bureau of Industry and Security and/or the U.S.
Department of State:
- Directorate of Defense Trade Controls. As such, applicants for this position – except US Citizens, US Permanent Residents, and protected individuals as defined by 8 U.S.C. 1324b(a)(3) – may have to go through an export licensing review process.
Analog Devices is an equal opportunity employer. We foster a culture where everyone has an opportunity to succeed regardless of their race, color, religion, age, ancestry, national origin, social or ethnic origin, sex, sexual orientation, gender, gender identity, gender expression, marital status, pregnancy, parental status, disability, medical condition, genetic information, military or veteran status, union membership, and political affiliation, or any other legally protected group.
Job Req Type: Experienced
Required Travel: Yes, 10% of the time
Shift Type: 1st Shift/Days
총 조회수
1
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고
Analog Devices 소개

Analog Devices
PublicAnalog Devices (NYSE: ADI) defines innovation and excellence in signal processing. ADI's analog, mixed-signal, and digital signal processing (DSP) integrated circuits (IC) play a fundamental role in converting, conditioning, and processing real-world phenomena such as light, sound, temperature, motion, and pressure into electrical signals to be used in a wide array of electronic equipment.
10,001+
직원 수
Norwood
본사 위치
$95B
기업 가치
리뷰
4.0
10개 리뷰
워라밸
3.8
보상
4.2
문화
4.1
커리어
2.8
경영진
3.5
75%
친구에게 추천
장점
Good benefits and competitive compensation
Supportive and approachable leadership
Flexible work arrangements and remote options
단점
Limited career advancement and training opportunities
High workload and long hours expected
Management disorganization and communication issues
연봉 정보
353개 데이터
L6
Mid/L4
Senior/L5
Staff/L6
L6 ·
0개 리포트
$152,500
총 연봉
기본급
-
주식
-
보너스
-
$129,625
$175,375
면접 경험
4개 면접
난이도
3.5
/ 5
소요 기간
14-28주
경험
긍정 25%
보통 75%
부정 0%
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Technical Interview Rounds
5
Hiring Manager Interview
6
Final Round/Decision
자주 나오는 질문
Technical Knowledge
Coding/Algorithm
System Design
Past Experience
Behavioral/STAR
뉴스 & 버즈
Phraction Management LLC Buys 7,793 Shares of Analog Devices, Inc. $ADI - MarketBeat
MarketBeat
News
·
2d ago
Analog Devices, Inc. $ADI Shares Acquired by Farther Finance Advisors LLC - MarketBeat
MarketBeat
News
·
2d ago
What Could Set Analog Devices Stock on Fire - Trefis
Trefis
News
·
2d ago
Is Analog Devices Inc (ADI) Overvalued After 5.0% Rally? GF Valu - GuruFocus
GuruFocus
News
·
3d ago




