refresh

トレンド企業

トレンド企業

採用

求人AMD

Lead FPGA architecture & Design Engineer

AMD

Lead FPGA architecture & Design Engineer

AMD

Hyderabad, India

·

On-site

·

Full-time

·

1w ago

WHAT YOU DO AT AMD CHANGES EVERYTHING

At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.MTS SILICON DESIGN ENGINEER

  • About the Role

We are seeking a highly skilled and motivated Member of Technical Staff (MTS) to join our Speedfiles team. In this role, you will drive silicon characterization across complex, high‑performance SoC/IP blocks, working closely with physical design, RTL, methodology, and architecture teams. The ideal candidate has strong hands-on FPGA design creation and silicon characterization at different nodes, a deep understanding of semiconductor timing fundamentals, and a passion for delivering high-quality results.

Key Responsibilities

  • Identify and create FPGA patterns for IP silicon characterization

  • Perform silicon characterization for different modes of IPs, debug, and resolve timing related issues

  • Correlate speedfile data against post‑silicon characterization results across voltage, temperature, and process corners.

  • Assist in root‑cause analysis for mismatches between silicon behavior and timing models.

  • Validate fixes and improvements through regression, QA, and release validation cycles.

  • Work closely with Quality, IP, and software teams.

  • Silicon data collection across different PVT and to debug issues related to silicon data collection

  • Debug and resolve complex issues involving correctness of pattern, clock skew, margins, voltage and temperature

  • Participate in design reviews, debug discussions, and release readiness assessments.

  • Document and present silicon characterization status, risks, and strategies to cross‑functional teams and management

Required Qualifications

  • Bachelor’s or Master’s degree in Electronics Engineering, VLSI, or related fields.

  • 7–10 years of hands-on experience in digital hardware designing using Verilog on large AMD(Xilinx)/altera FPGAs.

  • Strong understanding of FPGA architecture (fabric, routing, clocking, IOs).

  • Solid foundations in digital design, timing analysis, and STA concepts.

  • Hands‑on experience with FPGA tools (Vivado or equivalent).

  • Experience with simulation‑based characterization and data analysis.

  • Strong debugging skills across models, scripts, and timing data.

  • Direct experience working on silicon characterization.

  • Knowledge of PVT variation, speed grades, binning, and guard banding concepts

  • Ability to collaborate effectively across geographically distributed teams

Preferred Qualifications

  • Experience with post‑silicon correlation

  • Experience working in large, multi‑device production environments.

  • Strong scripting skills in Python, Perl, or Shell scripting.

  • Ability to work independently and drive tasks across ambiguous problem spaces.

  • Excellent analytical, debugging, and problem-solving skills.

  • Strong communication skills and ability to collaborate in a multi-site environment.

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.

MTS SILICON DESIGN ENGINEER

  • About the Role

We are seeking a highly skilled and motivated Member of Technical Staff (MTS) to join our Speedfiles team. In this role, you will drive silicon characterization across complex, high‑performance SoC/IP blocks, working closely with physical design, RTL, methodology, and architecture teams. The ideal candidate has strong hands-on FPGA design creation and silicon characterization at different nodes, a deep understanding of semiconductor timing fundamentals, and a passion for delivering high-quality results.

Key Responsibilities

  • Identify and create FPGA patterns for IP silicon characterization

  • Perform silicon characterization for different modes of IPs, debug, and resolve timing related issues

  • Correlate speedfile data against post‑silicon characterization results across voltage, temperature, and process corners.

  • Assist in root‑cause analysis for mismatches between silicon behavior and timing models.

  • Validate fixes and improvements through regression, QA, and release validation cycles.

  • Work closely with Quality, IP, and software teams.

  • Silicon data collection across different PVT and to debug issues related to silicon data collection

  • Debug and resolve complex issues involving correctness of pattern, clock skew, margins, voltage and temperature

  • Participate in design reviews, debug discussions, and release readiness assessments.

  • Document and present silicon characterization status, risks, and strategies to cross‑functional teams and management

Required Qualifications

  • Bachelor’s or Master’s degree in Electronics Engineering, VLSI, or related fields.

  • 7–10 years of hands-on experience in digital hardware designing using Verilog on large AMD(Xilinx)/altera FPGAs.

  • Strong understanding of FPGA architecture (fabric, routing, clocking, IOs).

  • Solid foundations in digital design, timing analysis, and STA concepts.

  • Hands‑on experience with FPGA tools (Vivado or equivalent).

  • Experience with simulation‑based characterization and data analysis.

  • Strong debugging skills across models, scripts, and timing data.

  • Direct experience working on silicon characterization.

  • Knowledge of PVT variation, speed grades, binning, and guard banding concepts

  • Ability to collaborate effectively across geographically distributed teams

Preferred Qualifications

  • Experience with post‑silicon correlation

  • Experience working in large, multi‑device production environments.

  • Strong scripting skills in Python, Perl, or Shell scripting.

  • Ability to work independently and drive tasks across ambiguous problem spaces.

  • Excellent analytical, debugging, and problem-solving skills.

  • Strong communication skills and ability to collaborate in a multi-site environment.

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.

総閲覧数

1

応募クリック数

0

模擬応募者数

0

スクラップ

0

AMDについて

AMD

AMD

Public

Advanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.

10,001+

従業員数

Santa Clara

本社所在地

$240B

企業価値

レビュー

3.7

10件のレビュー

ワークライフバランス

2.8

報酬

3.2

企業文化

4.1

キャリア

3.4

経営陣

3.8

68%

友人に勧める

良い点

Great team culture and spirit

Innovative projects and cutting-edge technology

Supportive management and leadership

改善点

High workload and overwhelming demands

Work-life balance challenges

High pressure and stressful deadlines

給与レンジ

6件のデータ

L2

L3

L4

L5

L6

L2 · Data Analyst L2

0件のレポート

$76,430

年収総額

基本給

$30,572

ストック

$38,215

ボーナス

$7,643

$53,501

$99,359

面接体験

2件の面接

難易度

3.0

/ 5

期間

14-28週間

内定率

50%

面接プロセス

1

Application Review

2

Recruiter Screen

3

Hiring Manager Interview

4

Technical Interview

5

Offer

よくある質問

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving