採用
福利厚生
•Parental Leave
•Healthcare
必須スキル
Verilog
SystemVerilog
TCL
WHAT YOU DO AT AMD CHANGES EVERYTHING:
At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.THE ROLE:
In this role, you will be responsible for driving low-power design strategies, synthesis, and timing closure for complex SoC and IP designs. You will use industry-standard EDA tools to optimize power, performance, and area (PPA), ensuring efficient, reliable silicon that meets product requirements.
THE PERSON: You are passionate about digital design, power optimization, and timing closure in advanced semiconductor technologies. You enjoy solving challenging problems, are detail-oriented, and thrive in a collaborative team environment and passionate to work with a energetic team. With strong analytical skills and a methodical approach, you are eager to learn, share knowledge, and contribute to building cutting-edge silicon.
KEY RESPONSIBILITIES:
- Develop and implement power reduction strategies across SoC/IP design.
- Perform synthesis and static timing analysis (STA) to achieve PPA targets.
- Analyze and optimize dynamic and leakage power using industry-standard tools.
- Work closely with RTL designers, physical design, and verification teams to ensure timing and power requirements are met.
- Run low-power verification checks (UPF/CPF) and validate correct power intent implementation.
- Support sign-off activities for Lint , CDC , synthesis, timing, and power closure.
- Automate and streamline power and timing workflows to improve efficiency.
- Build test plan documentation, accounting for interactions with other features, the hardware.
PREFERRED EXPERIENCE:
- Strong background in ASIC synthesis and static timing analysis (STA).
- Hands-on expertise with EDA tools such as Synopsys Design Compiler, Prime Time, Prime Power, Power Artists , or equivalent.
- Experience with power analysis and optimization techniques (clock gating, multi-Vt, power gating, multi-voltage design).
- Familiarity with UPF/CPF power intent specification and verification.
- Solid understanding of digital design fundamentals, RTL coding (Verilog/System Verilog).
- Experience with advanced process nodes (e.g., 7nm, 5nm, 3nm) is a strong plus.
- Proficiency in scripting languages (TCL, Perl, Python, or Shell) for flow automation.
- Exposure to floorplanning, place-and-route, and ECO flows is desirable.
- Knowledge of low-power design methodologies and trade-offs.
- Automating workflows in a distributed compute environment.
- Experience taking a block or SoC through the entire design life cycle
ACADEMIC CREDENTIALS:
- Master’s qualification preferred; Bachelor’s degree applicants are equally welcome.
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
総閲覧数
1
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Commissioning Engineer- Drives & Automation
ABB · Bangalore, Karnātaka, India

Engineer (Tools & Automation)
HCL Technologies · Bengaluru, India

Configuration Management Engineer II – Modeler (ST2)
Cadence · BANGALORE

Mechanical Engineer
Applied Materials · Bangalore,IND

Mechanical Design Engineer
Applied Materials · Bangalore,IND
AMDについて

AMD
PublicAdvanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.
10,001+
従業員数
Santa Clara
本社所在地
$240B
企業価値
レビュー
3.7
10件のレビュー
ワークライフバランス
2.8
報酬
3.2
企業文化
4.1
キャリア
3.4
経営陣
3.8
68%
友人に勧める
良い点
Great team culture and spirit
Innovative projects and cutting-edge technology
Supportive management and leadership
改善点
High workload and overwhelming work demands
Work-life balance challenges
High pressure and stressful deadlines
給与レンジ
6件のデータ
L2
L3
L4
L5
L6
L2 · Data Analyst L2
0件のレポート
$76,430
年収総額
基本給
$30,572
ストック
$38,215
ボーナス
$7,643
$53,501
$99,359
面接体験
2件の面接
難易度
3.0
/ 5
期間
14-28週間
内定率
50%
面接プロセス
1
Application Review
2
Recruiter Screen
3
Hiring Manager Interview
4
Technical Interview
5
Offer
よくある質問
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
ニュース&話題
I Tested Qualcomm's Snapdragon X2 Elite Extreme: This 18-Core Power CPU Hits Hard Against AMD, Apple, Intel - PCMag
PCMag
News
·
3d ago
Broadcom vs. AMD: Which AI Chipmaker Is the Better Buy? - The Motley Fool
The Motley Fool
News
·
3d ago
NVIDIA Vs. AMD: Buy The Dominant Leader At A Discount (NASDAQ:NVDA) - Seeking Alpha
Seeking Alpha
News
·
3d ago
AMD Stock Slips Despite Ryzen 7 5800X3D Return Rumors - TipRanks
TipRanks
News
·
4d ago