Jobs
Benefits & Perks
•Flexible work schedule
•Conference budget
•Parental leave
•Design tool subscriptions
•Health benefits
•Remote options
•Parental Leave
•Healthcare
Required Skills
Principle
Framer
InVision
WHAT YOU DO AT AMD CHANGES EVERYTHING:
At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.THE ROLE:
In this role, you will be responsible for driving low-power design strategies, synthesis, and timing closure for complex SoC and IP designs. You will use industry-standard EDA tools to optimize power, performance, and area (PPA), ensuring efficient, reliable silicon that meets product requirements.
THE PERSON: You are passionate about digital design, power optimization, and timing closure in advanced semiconductor technologies. You enjoy solving challenging problems, are detail-oriented, and thrive in a collaborative team environment and passionate to work with a energetic team. With strong analytical skills and a methodical approach, you are eager to learn, share knowledge, and contribute to building cutting-edge silicon.
KEY RESPONSIBILITIES:
- Develop and implement power reduction strategies across SoC/IP design.
- Perform synthesis and static timing analysis (STA) to achieve PPA targets.
- Analyze and optimize dynamic and leakage power using industry-standard tools.
- Work closely with RTL designers, physical design, and verification teams to ensure timing and power requirements are met.
- Run low-power verification checks (UPF/CPF) and validate correct power intent implementation.
- Support sign-off activities for Lint , CDC , synthesis, timing, and power closure.
- Automate and streamline power and timing workflows to improve efficiency.
- Build test plan documentation, accounting for interactions with other features, the hardware.
PREFERRED EXPERIENCE:
- Strong background in ASIC synthesis and static timing analysis (STA).
- Hands-on expertise with EDA tools such as Synopsys Design Compiler, Prime Time, Prime Power, Power Artists , or equivalent.
- Experience with power analysis and optimization techniques (clock gating, multi-Vt, power gating, multi-voltage design).
- Familiarity with UPF/CPF power intent specification and verification.
- Solid understanding of digital design fundamentals, RTL coding (Verilog/System Verilog).
- Experience with advanced process nodes (e.g., 7nm, 5nm, 3nm) is a strong plus.
- Proficiency in scripting languages (TCL, Perl, Python, or Shell) for flow automation.
- Exposure to floorplanning, place-and-route, and ECO flows is desirable.
- Knowledge of low-power design methodologies and trade-offs.
- Automating workflows in a distributed compute environment.
- Experience taking a block or SoC through the entire design life cycle
ACADEMIC CREDENTIALS:
- Master’s qualification preferred; Bachelor’s degree applicants are equally welcome.
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs
About AMD

AMD
PublicA semiconductor company that designs and develops graphics units, processors, and media solutions
10,001+
Employees
Santa Clara
Headquarters
Reviews
3.5
25 reviews
Work Life Balance
3.2
Compensation
4.1
Culture
3.6
Career
3.4
Management
3.1
65%
Recommend to a Friend
Pros
Good compensation and benefits
Positive work environment
Great management and coworkers
Cons
Poor work life balance
Micromanagement and excessive tracking
Too much pressure and workload
Salary Ranges
6 data points
L2
L3
L4
L5
L6
L2 · Data Analyst L2
0 reports
$76,430
total / year
Base
$30,572
Stock
$38,215
Bonus
$7,643
$53,501
$99,359
Interview Experience
5 interviews
Difficulty
3.6
/ 5
Duration
14-28 weeks
Offer Rate
60%
Experience
Positive 20%
Neutral 20%
Negative 60%
Interview Process
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Technical Interview
5
Hiring Manager Interview
6
Offer
Common Questions
Coding/Algorithm
Technical Knowledge
Behavioral/STAR
Past Experience
System Design
News & Buzz
Nvidia vs. AMD vs. Broadcom: What's the Best AI Chip Stock to Own for 2026 - The Globe and Mail
Source: The Globe and Mail
News
·
5w ago
AMD stock rating reiterated at Overweight by Wells Fargo - Investing.com
Source: Investing.com
News
·
5w ago
AMD: Facing Its Moment Of Truth (NASDAQ:AMD) - Seeking Alpha
Source: Seeking Alpha
News
·
5w ago
소재 확 바뀐 2026 그램 AMD vs 인텔 팬서레이크, 둘 다 써보고 결론 냈습니다
News
·
5w ago
·
67,317




