热门公司

招聘

职位AMD

ASIC/SoC Design Engineer

AMD

ASIC/SoC Design Engineer

AMD

San Jose, California

·

On-site

·

Full-time

·

2w ago

WHAT YOU DO AT AMD CHANGES EVERYTHING

At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.

THE ROLE:

AMD is looking for motivated individuals seeking opportunities to solve complex problems in a fast-paced work environment. Successful candidate will be involved in the microarchitectural design and RTL implementation of Adaptive SoC and FPGA configuration system.

THE PERSON:

You are passionate about complex Adaptive SoC and FPGA Configuration solutions and thrive in environments that require cross-domain expertise. You have strong/effective communication skill, excellent analytical and problem-solving skills. You excel at collaborating across hardware and software teams and can influence architecture decisions for next-generation configuration solutions.

KEY RESPONSIBILITIES:

  • Author detailed micro-architecture specification and own RTL implementation of next-gen FPGA Configuration controller.
  • Collaborate with hardware, firmware, and software teams to ensure a robust and cohesive configuration solution.
  • Drive design from concept through production silicon across all phases: specification, RTL coding, lint/CDC checks, synthesis, timing analysis, verification, physical design integration, and post-silicon validation.
  • Integrate complex configuration blocks into full-chip environment, ensuring proper connectivity, clock domain crossings, power domain crossing
  • Partner with verification teams to ensure comprehensive functional coverage.
  • Work closely with test engineers to implement design-for-test (DFT) and special FPGA test features to reduce test time and improve coverage
  • Drive performance, power, and area (PPA) optimization for configuration/control paths
  • Work with the Physical Design team to ensure proper implementation of the design

PREFERRED EXPERIENCE:

  • Proven background experiences in ASIC design.
  • Knowledge of industry-standard on-chip interconnect protocols (AMBA AXI/AXI-S/APB)
  • Experienced with Verilog, System Verilog, System Verilog Assertions (SVA)
  • Proficiency in writing and debugging SDC timing constraints, including multi-cycle paths, false paths, and clock domain crossing constraints
  • Experience in industry-standard ASIC CAD tools for simulation, synthesis, STA, LINT, LEC, CDC, RDC and power estimation, etc.
  • Experience in designs with multiple power domains and UPF
  • Proficiency with scripting languages like Perl, Python and Makefile
  • System level knowledge is a plus for supporting complex customer configuration issues

ACADEMIC CREDENTIALS:

Bachelor's or Master's degree in Electrical Engineering or Computer Engineering

LOCATION: San Jose

This role is not eligible for visa sponsorship.

*Benefits offered are described: *AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.

THE ROLE:

AMD is looking for motivated individuals seeking opportunities to solve complex problems in a fast-paced work environment. Successful candidate will be involved in the microarchitectural design and RTL implementation of Adaptive SoC and FPGA configuration system.

THE PERSON:

You are passionate about complex Adaptive SoC and FPGA Configuration solutions and thrive in environments that require cross-domain expertise. You have strong/effective communication skill, excellent analytical and problem-solving skills. You excel at collaborating across hardware and software teams and can influence architecture decisions for next-generation configuration solutions.

KEY RESPONSIBILITIES:

  • Author detailed micro-architecture specification and own RTL implementation of next-gen FPGA Configuration controller.
  • Collaborate with hardware, firmware, and software teams to ensure a robust and cohesive configuration solution.
  • Drive design from concept through production silicon across all phases: specification, RTL coding, lint/CDC checks, synthesis, timing analysis, verification, physical design integration, and post-silicon validation.
  • Integrate complex configuration blocks into full-chip environment, ensuring proper connectivity, clock domain crossings, power domain crossing
  • Partner with verification teams to ensure comprehensive functional coverage.
  • Work closely with test engineers to implement design-for-test (DFT) and special FPGA test features to reduce test time and improve coverage
  • Drive performance, power, and area (PPA) optimization for configuration/control paths
  • Work with the Physical Design team to ensure proper implementation of the design

PREFERRED EXPERIENCE:

  • Proven background experiences in ASIC design.
  • Knowledge of industry-standard on-chip interconnect protocols (AMBA AXI/AXI-S/APB)
  • Experienced with Verilog, System Verilog, System Verilog Assertions (SVA)
  • Proficiency in writing and debugging SDC timing constraints, including multi-cycle paths, false paths, and clock domain crossing constraints
  • Experience in industry-standard ASIC CAD tools for simulation, synthesis, STA, LINT, LEC, CDC, RDC and power estimation, etc.
  • Experience in designs with multiple power domains and UPF
  • Proficiency with scripting languages like Perl, Python and Makefile
  • System level knowledge is a plus for supporting complex customer configuration issues

ACADEMIC CREDENTIALS:

Bachelor's or Master's degree in Electrical Engineering or Computer Engineering

LOCATION: San Jose

This role is not eligible for visa sponsorship.

*Benefits offered are described: *AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.

总浏览量

1

申请点击数

0

模拟申请者数

0

收藏

0

关于AMD

AMD

AMD

Public

Advanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.

10,001+

员工数

Santa Clara

总部位置

$240B

企业估值

评价

3.7

10条评价

工作生活平衡

2.8

薪酬

3.2

企业文化

4.1

职业发展

3.4

管理层

3.8

68%

推荐给朋友

优点

Great team culture and spirit

Innovative projects and cutting-edge technology

Supportive management and leadership

缺点

High workload and overwhelming work demands

Work-life balance challenges

High pressure and stressful deadlines

薪资范围

6个数据点

L2

L3

L4

L5

L6

L2 · Data Analyst L2

0份报告

$76,430

年薪总额

基本工资

$30,572

股票

$38,215

奖金

$7,643

$53,501

$99,359

面试经验

2次面试

难度

3.0

/ 5

时长

14-28周

录用率

50%

面试流程

1

Application Review

2

Recruiter Screen

3

Hiring Manager Interview

4

Technical Interview

5

Offer

常见问题

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving