採用
WHAT YOU DO AT AMD CHANGES EVERYTHING
At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.
THE ROLE:
AMD is looking for motivated individuals seeking opportunities to solve complex problems in a fast-paced work environment. Successful candidate will be involved in the microarchitectural design and RTL implementation of Adaptive SoC and FPGA configuration system.
THE PERSON:
You are passionate about complex Adaptive SoC and FPGA Configuration solutions and thrive in environments that require cross-domain expertise. You have strong/effective communication skill, excellent analytical and problem-solving skills. You excel at collaborating across hardware and software teams and can influence architecture decisions for next-generation configuration solutions.
KEY RESPONSIBILITIES:
- Author detailed micro-architecture specification and own RTL implementation of next-gen FPGA Configuration controller.
- Collaborate with hardware, firmware, and software teams to ensure a robust and cohesive configuration solution.
- Drive design from concept through production silicon across all phases: specification, RTL coding, lint/CDC checks, synthesis, timing analysis, verification, physical design integration, and post-silicon validation.
- Integrate complex configuration blocks into full-chip environment, ensuring proper connectivity, clock domain crossings, power domain crossing
- Partner with verification teams to ensure comprehensive functional coverage.
- Work closely with test engineers to implement design-for-test (DFT) and special FPGA test features to reduce test time and improve coverage
- Drive performance, power, and area (PPA) optimization for configuration/control paths
- Work with the Physical Design team to ensure proper implementation of the design
PREFERRED EXPERIENCE:
- Proven background experiences in ASIC design.
- Knowledge of industry-standard on-chip interconnect protocols (AMBA AXI/AXI-S/APB)
- Experienced with Verilog, System Verilog, System Verilog Assertions (SVA)
- Proficiency in writing and debugging SDC timing constraints, including multi-cycle paths, false paths, and clock domain crossing constraints
- Experience in industry-standard ASIC CAD tools for simulation, synthesis, STA, LINT, LEC, CDC, RDC and power estimation, etc.
- Experience in designs with multiple power domains and UPF
- Proficiency with scripting languages like Perl, Python and Makefile
- System level knowledge is a plus for supporting complex customer configuration issues
ACADEMIC CREDENTIALS:
Bachelor's or Master's degree in Electrical Engineering or Computer Engineering
LOCATION: San Jose
This role is not eligible for visa sponsorship.
*Benefits offered are described: *AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
THE ROLE:
AMD is looking for motivated individuals seeking opportunities to solve complex problems in a fast-paced work environment. Successful candidate will be involved in the microarchitectural design and RTL implementation of Adaptive SoC and FPGA configuration system.
THE PERSON:
You are passionate about complex Adaptive SoC and FPGA Configuration solutions and thrive in environments that require cross-domain expertise. You have strong/effective communication skill, excellent analytical and problem-solving skills. You excel at collaborating across hardware and software teams and can influence architecture decisions for next-generation configuration solutions.
KEY RESPONSIBILITIES:
- Author detailed micro-architecture specification and own RTL implementation of next-gen FPGA Configuration controller.
- Collaborate with hardware, firmware, and software teams to ensure a robust and cohesive configuration solution.
- Drive design from concept through production silicon across all phases: specification, RTL coding, lint/CDC checks, synthesis, timing analysis, verification, physical design integration, and post-silicon validation.
- Integrate complex configuration blocks into full-chip environment, ensuring proper connectivity, clock domain crossings, power domain crossing
- Partner with verification teams to ensure comprehensive functional coverage.
- Work closely with test engineers to implement design-for-test (DFT) and special FPGA test features to reduce test time and improve coverage
- Drive performance, power, and area (PPA) optimization for configuration/control paths
- Work with the Physical Design team to ensure proper implementation of the design
PREFERRED EXPERIENCE:
- Proven background experiences in ASIC design.
- Knowledge of industry-standard on-chip interconnect protocols (AMBA AXI/AXI-S/APB)
- Experienced with Verilog, System Verilog, System Verilog Assertions (SVA)
- Proficiency in writing and debugging SDC timing constraints, including multi-cycle paths, false paths, and clock domain crossing constraints
- Experience in industry-standard ASIC CAD tools for simulation, synthesis, STA, LINT, LEC, CDC, RDC and power estimation, etc.
- Experience in designs with multiple power domains and UPF
- Proficiency with scripting languages like Perl, Python and Makefile
- System level knowledge is a plus for supporting complex customer configuration issues
ACADEMIC CREDENTIALS:
Bachelor's or Master's degree in Electrical Engineering or Computer Engineering
LOCATION: San Jose
This role is not eligible for visa sponsorship.
*Benefits offered are described: *AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
総閲覧数
1
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人
AMDについて

AMD
PublicAdvanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.
10,001+
従業員数
Santa Clara
本社所在地
$240B
企業価値
レビュー
3.7
10件のレビュー
ワークライフバランス
2.8
報酬
3.2
企業文化
4.1
キャリア
3.4
経営陣
3.8
68%
友人に勧める
良い点
Great team culture and spirit
Innovative projects and cutting-edge technology
Supportive management and leadership
改善点
High workload and overwhelming work demands
Work-life balance challenges
High pressure and stressful deadlines
給与レンジ
6件のデータ
L2
L3
L4
L5
L6
L2 · Data Analyst L2
0件のレポート
$76,430
年収総額
基本給
$30,572
ストック
$38,215
ボーナス
$7,643
$53,501
$99,359
面接体験
2件の面接
難易度
3.0
/ 5
期間
14-28週間
内定率
50%
面接プロセス
1
Application Review
2
Recruiter Screen
3
Hiring Manager Interview
4
Technical Interview
5
Offer
よくある質問
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
ニュース&話題
I Tested Qualcomm's Snapdragon X2 Elite Extreme: This 18-Core Power CPU Hits Hard Against AMD, Apple, Intel - PCMag
PCMag
News
·
1d ago
Broadcom vs. AMD: Which AI Chipmaker Is the Better Buy? - The Motley Fool
The Motley Fool
News
·
1d ago
NVIDIA Vs. AMD: Buy The Dominant Leader At A Discount (NASDAQ:NVDA) - Seeking Alpha
Seeking Alpha
News
·
1d ago
AMD Stock Slips Despite Ryzen 7 5800X3D Return Rumors - TipRanks
TipRanks
News
·
2d ago



