refresh

トレンド企業

トレンド企業

採用

求人AMD

Sr. Silicon Design Engineer

AMD

Sr. Silicon Design Engineer

AMD

Shanghai, China

·

On-site

·

Full-time

·

1d ago

WHAT YOU DO AT AMD CHANGES EVERYTHING

At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.THE ROLE:

AMD DACC team delivers industry leading high-performance data copy and transformation accelerator that would be used for all AMD Server and Data Center products. It is targeting high-performance storage, networking, persistent memory, and various data processing applications.

The goal of the DACC is to provide higher overall system performance for data mover and transformation operations, while freeing up CPU cycles for higher level functions. The DACC IP is owned by China team from architect, design, verification, Synthesis, validation and customer support.

As a DACC Architecture/RTL Engineer, you will have an outstanding opportunity to craft a functional unit in AMD’s next-generation Server and Data Center. You will work as part of an experienced, skilled, and motivated engineering team with a track record of success. You will help make AMD’s ambitious future CPU/GPU roadmap a reality while working in a highly collaborative environment at the cutting edge of technology.

THE PERSON:

Candidate will work as architecture/RTL design engineer for the DACC IP development. Candidates need to have solid IP design background and outstanding global communication skill.

KEY RESPONSIBILITIES:

  • Drive and own the IP roadmap and specifications for Data Accelerator
  • Collaborate with a team of hardware, firmware and software engineers to define the high-level architecture.
  • Participate in the definition of microarchitecture of next-generation Data Accelerator.
  • Contribute to design verification, synthesis, power reduction, timing convergence, and floorplan efforts
  • Execute on RTL design and coding for various blocks of DACC core and related logic.
  • Short term global travel upon business need

PREFERRED EXPERIENCE:

  • Global company working experience, fluent oral English
  • RTL coding experience for high-performance DMA/RDMA engine
  • Power-saving techniques
  • Awareness of synthesis, place and route, and timing closure concepts
  • Development experience from clean-sheet design to product tape-out to post-silicon debug
  • Proven experience with microarchitecture development, as demonstrated by patents, publications, product features
  • Strong problem-solving and debugging skills

ACADEMIC CREDENTIALS:

  • MSEE within 2-5 years, or BSEE within 4-7 years’ experience in digital ASIC/SOC design.

LOCATION:

Shanghai

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.

THE ROLE:

AMD DACC team delivers industry leading high-performance data copy and transformation accelerator that would be used for all AMD Server and Data Center products. It is targeting high-performance storage, networking, persistent memory, and various data processing applications.

The goal of the DACC is to provide higher overall system performance for data mover and transformation operations, while freeing up CPU cycles for higher level functions. The DACC IP is owned by China team from architect, design, verification, Synthesis, validation and customer support.

As a DACC Architecture/RTL Engineer, you will have an outstanding opportunity to craft a functional unit in AMD’s next-generation Server and Data Center. You will work as part of an experienced, skilled, and motivated engineering team with a track record of success. You will help make AMD’s ambitious future CPU/GPU roadmap a reality while working in a highly collaborative environment at the cutting edge of technology.

THE PERSON:

Candidate will work as architecture/RTL design engineer for the DACC IP development. Candidates need to have solid IP design background and outstanding global communication skill.

KEY RESPONSIBILITIES:

  • Drive and own the IP roadmap and specifications for Data Accelerator
  • Collaborate with a team of hardware, firmware and software engineers to define the high-level architecture.
  • Participate in the definition of microarchitecture of next-generation Data Accelerator.
  • Contribute to design verification, synthesis, power reduction, timing convergence, and floorplan efforts
  • Execute on RTL design and coding for various blocks of DACC core and related logic.
  • Short term global travel upon business need

PREFERRED EXPERIENCE:

  • Global company working experience, fluent oral English
  • RTL coding experience for high-performance DMA/RDMA engine
  • Power-saving techniques
  • Awareness of synthesis, place and route, and timing closure concepts
  • Development experience from clean-sheet design to product tape-out to post-silicon debug
  • Proven experience with microarchitecture development, as demonstrated by patents, publications, product features
  • Strong problem-solving and debugging skills

ACADEMIC CREDENTIALS:

  • MSEE within 2-5 years, or BSEE within 4-7 years’ experience in digital ASIC/SOC design.

LOCATION:

Shanghai

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

AMDについて

AMD

AMD

Public

Advanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.

10,001+

従業員数

Santa Clara

本社所在地

$240B

企業価値

レビュー

3.7

10件のレビュー

ワークライフバランス

2.8

報酬

3.2

企業文化

4.1

キャリア

3.4

経営陣

3.8

68%

友人に勧める

良い点

Great team culture and spirit

Innovative projects and cutting-edge technology

Supportive management and leadership

改善点

High workload and overwhelming demands

Work-life balance challenges

High pressure and stressful deadlines

給与レンジ

6件のデータ

L2

L3

L4

L5

L6

L2 · Data Analyst L2

0件のレポート

$76,430

年収総額

基本給

$30,572

ストック

$38,215

ボーナス

$7,643

$53,501

$99,359

面接体験

2件の面接

難易度

3.0

/ 5

期間

14-28週間

内定率

50%

面接プロセス

1

Application Review

2

Recruiter Screen

3

Hiring Manager Interview

4

Technical Interview

5

Offer

よくある質問

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving