招聘
WHAT YOU DO AT AMD CHANGES EVERYTHING
At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.THE ROLE:
As a senior DFT RTL Design Engineer within the CDFX organization, you will play a critical role in architecting, designing, and delivering production-quality DFT RTL solutions for complex, state-of-the-art So Cs. As technical owner of DFT RTL blocks used across multiple So Cs, you will be responsible for architectural definition, RTL coding and verification, and silicon validation support. This role requires strong hands-on RTL expertise, the ability to work and collaborate with cross-functional teams and strong knowledge and competency debugging issues spanning RTL, netlists, design constraints, and silicon bring-up.
THE PERSON:
You take strong ownership of your work and remain effective in complex, fast‑moving environments. You approach problems with a structured and curious mindset, communicate clearly with diverse stakeholders, and collaborate effectively across teams. You balance execution with long‑term thinking, demonstrate sound judgement under ambiguity, and continuously learn from experience to improve outcomes.
KEY RESPONSIBLITIES:
- Develop RTL for ASIC design-for-test (DFT) features as per architectural or design flow automation specifications.
- Partner with architecture team to define design improvements, new initiatives that drive our IP forward to achieve best-in-class Scan Coverage, DPPM, and Debug capabilities.
- Support RTL design integration, insertion, synthesis, equivalency checking, timing analysis and defining constraints, verification of DFx logic at RTL and GLS, ATPG and Scan GLS.
- Work with multi-functional teams to provide IP and SOC integration support, collaboration to develop solutions for complex/unique problems
- Support post-silicon debug, and taking learnings to propose RTL and micro‑architecture improvements
- Clearly document designs, debug findings, and methodology improvements, and communicate status and risks to cross-functional stakeholders.
PREFERRED EXPERIENCE:
- Strong hands-on experience with System Verilog / Verilog RTL design on complex So Cs.
- Demonstrated ability to write clean, scalable, and reusable RTL used across multiple So Cs
- Strong understanding and experience using Lint, CDC, Synthesis, STA tools
- Proven ability to debug issues across RTL, gate-level netlists, constraints, and tool flows.
- Experience working in UNIX/Linux environments, with scripting proficiency in TCL, Perl, or shell.
- Strong collaboration, communication, and ownership mindset in a fast-paced, globally distributed engineering environment.
- Prior experience delivering DFT solutions through full silicon life cycles, from early RTL to post-silicon bring-up and yield ramp, is highly valued.
ACADEMIC CREDENTIALS:
- Bachelors or Masters degree in Computer Engineering/ Electrical Engineering
LOCATION:
Markham, Ontario CA
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
THE ROLE:
As a senior DFT RTL Design Engineer within the CDFX organization, you will play a critical role in architecting, designing, and delivering production-quality DFT RTL solutions for complex, state-of-the-art So Cs. As technical owner of DFT RTL blocks used across multiple So Cs, you will be responsible for architectural definition, RTL coding and verification, and silicon validation support. This role requires strong hands-on RTL expertise, the ability to work and collaborate with cross-functional teams and strong knowledge and competency debugging issues spanning RTL, netlists, design constraints, and silicon bring-up.
THE PERSON:
You take strong ownership of your work and remain effective in complex, fast‑moving environments. You approach problems with a structured and curious mindset, communicate clearly with diverse stakeholders, and collaborate effectively across teams. You balance execution with long‑term thinking, demonstrate sound judgement under ambiguity, and continuously learn from experience to improve outcomes.
KEY RESPONSIBLITIES:
- Develop RTL for ASIC design-for-test (DFT) features as per architectural or design flow automation specifications.
- Partner with architecture team to define design improvements, new initiatives that drive our IP forward to achieve best-in-class Scan Coverage, DPPM, and Debug capabilities.
- Support RTL design integration, insertion, synthesis, equivalency checking, timing analysis and defining constraints, verification of DFx logic at RTL and GLS, ATPG and Scan GLS.
- Work with multi-functional teams to provide IP and SOC integration support, collaboration to develop solutions for complex/unique problems
- Support post-silicon debug, and taking learnings to propose RTL and micro‑architecture improvements
- Clearly document designs, debug findings, and methodology improvements, and communicate status and risks to cross-functional stakeholders.
PREFERRED EXPERIENCE:
- Strong hands-on experience with System Verilog / Verilog RTL design on complex So Cs.
- Demonstrated ability to write clean, scalable, and reusable RTL used across multiple So Cs
- Strong understanding and experience using Lint, CDC, Synthesis, STA tools
- Proven ability to debug issues across RTL, gate-level netlists, constraints, and tool flows.
- Experience working in UNIX/Linux environments, with scripting proficiency in TCL, Perl, or shell.
- Strong collaboration, communication, and ownership mindset in a fast-paced, globally distributed engineering environment.
- Prior experience delivering DFT solutions through full silicon life cycles, from early RTL to post-silicon bring-up and yield ramp, is highly valued.
ACADEMIC CREDENTIALS:
- Bachelors or Masters degree in Computer Engineering/ Electrical Engineering
LOCATION:
Markham, Ontario CA
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
总浏览量
0
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

Launch Quality Engineer
General Motors · Oshawa, Ontario, Canada

Software Engineer II (IBM ODM)
Mastercard · Vancouver, Canada

Un(e) ingénieur(e) en conception électrique
Schneider Electric · Brossard, Canada

Technical Support Engineer
Motorola Solutions · Vancouver, Canada

Electro Mechanical Specialist
Danaher · Burnaby, British Columbia, Canada
关于AMD

AMD
PublicAdvanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.
10,001+
员工数
Santa Clara
总部位置
$240B
企业估值
评价
3.7
10条评价
工作生活平衡
2.8
薪酬
3.2
企业文化
4.1
职业发展
3.4
管理层
3.8
68%
推荐给朋友
优点
Great team culture and spirit
Innovative projects and cutting-edge technology
Supportive management and leadership
缺点
High workload and overwhelming work demands
Work-life balance challenges
High pressure and stressful deadlines
薪资范围
6个数据点
L2
L3
L4
L5
L6
L2 · Data Analyst L2
0份报告
$76,430
年薪总额
基本工资
$30,572
股票
$38,215
奖金
$7,643
$53,501
$99,359
面试经验
2次面试
难度
3.0
/ 5
时长
14-28周
录用率
50%
面试流程
1
Application Review
2
Recruiter Screen
3
Hiring Manager Interview
4
Technical Interview
5
Offer
常见问题
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
新闻动态
I Tested Qualcomm's Snapdragon X2 Elite Extreme: This 18-Core Power CPU Hits Hard Against AMD, Apple, Intel - PCMag
PCMag
News
·
1d ago
Broadcom vs. AMD: Which AI Chipmaker Is the Better Buy? - The Motley Fool
The Motley Fool
News
·
1d ago
NVIDIA Vs. AMD: Buy The Dominant Leader At A Discount (NASDAQ:NVDA) - Seeking Alpha
Seeking Alpha
News
·
1d ago
AMD Stock Slips Despite Ryzen 7 5800X3D Return Rumors - TipRanks
TipRanks
News
·
2d ago