refresh

トレンド企業

トレンド企業

採用

求人AMD

RTL Design Engineer

AMD

RTL Design Engineer

AMD

MARKHAM, Canada

·

On-site

·

Full-time

·

1w ago

WHAT YOU DO AT AMD CHANGES EVERYTHING

At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.THE ROLE:

As a senior DFT RTL Design Engineer within the CDFX organization, you will play a critical role in architecting, designing, and delivering production-quality DFT RTL solutions for complex, state-of-the-art So Cs. As technical owner of DFT RTL blocks used across multiple So Cs, you will be responsible for architectural definition, RTL coding and verification, and silicon validation support. This role requires strong hands-on RTL expertise, the ability to work and collaborate with cross-functional teams and strong knowledge and competency debugging issues spanning RTL, netlists, design constraints, and silicon bring-up.

THE PERSON:

You take strong ownership of your work and remain effective in complex, fast‑moving environments. You approach problems with a structured and curious mindset, communicate clearly with diverse stakeholders, and collaborate effectively across teams. You balance execution with long‑term thinking, demonstrate sound judgement under ambiguity, and continuously learn from experience to improve outcomes.

KEY RESPONSIBLITIES:

  • Develop RTL for ASIC design-for-test (DFT) features as per architectural or design flow automation specifications.
  • Partner with architecture team to define design improvements, new initiatives that drive our IP forward to achieve best-in-class Scan Coverage, DPPM, and Debug capabilities.
  • Support RTL design integration, insertion, synthesis, equivalency checking, timing analysis and defining constraints, verification of DFx logic at RTL and GLS, ATPG and Scan GLS.
  • Work with multi-functional teams to provide IP and SOC integration support, collaboration to develop solutions for complex/unique problems
  • Support post-silicon debug, and taking learnings to propose RTL and micro‑architecture improvements
  • Clearly document designs, debug findings, and methodology improvements, and communicate status and risks to cross-functional stakeholders.

PREFERRED EXPERIENCE:

  • Strong hands-on experience with System Verilog / Verilog RTL design on complex So Cs.
  • Demonstrated ability to write clean, scalable, and reusable RTL used across multiple So Cs
  • Strong understanding and experience using Lint, CDC, Synthesis, STA tools
  • Proven ability to debug issues across RTL, gate-level netlists, constraints, and tool flows.
  • Experience working in UNIX/Linux environments, with scripting proficiency in TCL, Perl, or shell.
  • Strong collaboration, communication, and ownership mindset in a fast-paced, globally distributed engineering environment.
  • Prior experience delivering DFT solutions through full silicon life cycles, from early RTL to post-silicon bring-up and yield ramp, is highly valued.

ACADEMIC CREDENTIALS:

  • Bachelors or Masters degree in Computer Engineering/ Electrical Engineering

LOCATION:

Markham, Ontario CA

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.

THE ROLE:

As a senior DFT RTL Design Engineer within the CDFX organization, you will play a critical role in architecting, designing, and delivering production-quality DFT RTL solutions for complex, state-of-the-art So Cs. As technical owner of DFT RTL blocks used across multiple So Cs, you will be responsible for architectural definition, RTL coding and verification, and silicon validation support. This role requires strong hands-on RTL expertise, the ability to work and collaborate with cross-functional teams and strong knowledge and competency debugging issues spanning RTL, netlists, design constraints, and silicon bring-up.

THE PERSON:

You take strong ownership of your work and remain effective in complex, fast‑moving environments. You approach problems with a structured and curious mindset, communicate clearly with diverse stakeholders, and collaborate effectively across teams. You balance execution with long‑term thinking, demonstrate sound judgement under ambiguity, and continuously learn from experience to improve outcomes.

KEY RESPONSIBLITIES:

  • Develop RTL for ASIC design-for-test (DFT) features as per architectural or design flow automation specifications.
  • Partner with architecture team to define design improvements, new initiatives that drive our IP forward to achieve best-in-class Scan Coverage, DPPM, and Debug capabilities.
  • Support RTL design integration, insertion, synthesis, equivalency checking, timing analysis and defining constraints, verification of DFx logic at RTL and GLS, ATPG and Scan GLS.
  • Work with multi-functional teams to provide IP and SOC integration support, collaboration to develop solutions for complex/unique problems
  • Support post-silicon debug, and taking learnings to propose RTL and micro‑architecture improvements
  • Clearly document designs, debug findings, and methodology improvements, and communicate status and risks to cross-functional stakeholders.

PREFERRED EXPERIENCE:

  • Strong hands-on experience with System Verilog / Verilog RTL design on complex So Cs.
  • Demonstrated ability to write clean, scalable, and reusable RTL used across multiple So Cs
  • Strong understanding and experience using Lint, CDC, Synthesis, STA tools
  • Proven ability to debug issues across RTL, gate-level netlists, constraints, and tool flows.
  • Experience working in UNIX/Linux environments, with scripting proficiency in TCL, Perl, or shell.
  • Strong collaboration, communication, and ownership mindset in a fast-paced, globally distributed engineering environment.
  • Prior experience delivering DFT solutions through full silicon life cycles, from early RTL to post-silicon bring-up and yield ramp, is highly valued.

ACADEMIC CREDENTIALS:

  • Bachelors or Masters degree in Computer Engineering/ Electrical Engineering

LOCATION:

Markham, Ontario CA

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

AMDについて

AMD

AMD

Public

Advanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.

10,001+

従業員数

Santa Clara

本社所在地

$240B

企業価値

レビュー

3.7

10件のレビュー

ワークライフバランス

2.8

報酬

3.2

企業文化

4.1

キャリア

3.4

経営陣

3.8

68%

友人に勧める

良い点

Great team culture and spirit

Innovative projects and cutting-edge technology

Supportive management and leadership

改善点

High workload and overwhelming work demands

Work-life balance challenges

High pressure and stressful deadlines

給与レンジ

6件のデータ

L2

L3

L4

L5

L6

L2 · Data Analyst L2

0件のレポート

$76,430

年収総額

基本給

$30,572

ストック

$38,215

ボーナス

$7,643

$53,501

$99,359

面接体験

2件の面接

難易度

3.0

/ 5

期間

14-28週間

内定率

50%

面接プロセス

1

Application Review

2

Recruiter Screen

3

Hiring Manager Interview

4

Technical Interview

5

Offer

よくある質問

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving