채용
복지 및 혜택
•Healthcare
필수 스킬
InVision
Principle
Sketch
Back
High Speed Analog Design Lead
JOB_DESCRIPTION.SHARE.HTML
CAROUSEL_PARAGRAPH
- JOB_DESCRIPTION.SHARE.HTML
- San Jose, California
- Engineering
- 73093
- USD $208,000.00/Yr.
- USD $312,000.00/Yr.
mail_outline
Get future jobs matching this search
Loginor Register
Job Description
WHAT YOU DO AT AMD CHANGES EVERYTHING:
At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.
THE ROLE:
Be part of AMD’s analog/mixed signal IP design team responsible for the design and development of next generation IOs, high speed memory (LPDDRx, gDDRx, HBMx) and die-to-die Gbps proprietary PHY IP solutions. Establishes and maintains AMD’s technological leadership position in analog circuit architecture and design with a proven track record for problem solving and innovation.
THE PERSON:
The ideal candidate has experience leading others in technical settings. You also have excellent communication, writing, and presentation skills.
KEY RESPONSIBLITIES:
- High Speed IO/Ser Des AMS circuit architecture and design
- Lead Definition, review and sign-off on analog/mixed signal IP top level architecture and component/circuit level specifications
- Work and collaborate with System/Platform & SOC architects to translate system level specs to AMS blocks/circuit level specifications.
- Author AMS blocks circuit and architecture technical specifications, AMS pre-silicon verification, AMS post-silicon characterization/validation test plans.
- Supervise pre-silicon layout, post-silicon characterization and debug.
- Support product bring-up and debug , and Sign-off on test-plans and characterization reports
PREFERRED EXPERIENCE:
- Hand-on design experience in multi-Gbps serial (PCIE, USB, …), parallel high BW memory interface PHY/IOs (DDR4/DDR5, HBM2/HBM3, gDDR5/gDDR6, …) and chip-to-chip links PHY IPs
- Strong fundamentals and knowledge of mixed signal circuit architecture and design techniques for receiver/transmitter and PLL/DLL/clocking. In-depth knowledge of analog mixed-signal concepts like mismatch mitigation, linearity, stability, low-power and low-noise techniques
- Solid experience of designing and architecting analog mixed-signal circuit blocks including DLLs, phase interpolator, low jitter clock distribution, bandgap, biasing circuits, LDO regulators, amplifiers, comparators, high-speed DACs and ADCs. Experience in mixed signal design circuit blocks such as digital/analog DLLs, duty cycle corrector, clock and data recovery, clock mixer, …
- Solid Understanding of high-speed IO signaling topologies and architectures including system-silicon co-design/co-optimizations for best in class PPA.
- Solid understanding of high speed IO link budget analysis and jitter/SNR metrics and design trades.
- Experience in low power design techniques for high speed/custom digital circuit (e.g. CMOS/CML high speed design for counters, dividers, …) design and analysis including transistor level timing sign-off
- Solid understanding of power, area and performance trade-offs in mixed signal IP design
- Design Experience in Fin Fet advanced CMOS process nodes 16nm/7nm/3nm and below coupled with a solid understanding of transistor device performance and fundamentals
- Proficient in AMS design flows, tools, and methodologies. Familiar with Cadence schematic capture, virtuoso, Spectre and/or HSPICE circuit simulation tools
- Work with project-manager, system architects, IC designers and physical designers to guarantee quality/timely deliverables meeting project’s schedule and technical requirements
- Analytical thinking, inventive, and Quality-oriented mindset. Strong and effective technical and management communication at the peer and upward management levels.
- Track record of successfully taking AMS designs to production
- Excellent written and verbal communication skills able to operate without direct supervision but also work cross-functionally, cross-geographies collaborating and being part of a multi-disciplinary team in a dynamic/fast pace environment.
- Exhibit strong initiative and ownership of tasks and responsibilities. Seek help proactively as well as share and pass on knowledge
ACADEMIC CREDENTIALS:
- MS or PhD in Electrical, Computer Engineering or related equivalent
LOCATION: San Jose, California
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
Apply JOB_DESCRIPTION.SHARE.HTML
CAROUSEL_PARAGRAPH
JOB_DESCRIPTION.SHARE.HTML
총 조회수
1
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고
AMD 소개

AMD
PublicAdvanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.
10,001+
직원 수
Santa Clara
본사 위치
$240B
기업 가치
리뷰
3.7
10개 리뷰
워라밸
2.8
보상
3.2
문화
4.1
커리어
3.4
경영진
3.8
68%
친구에게 추천
장점
Great team culture and spirit
Innovative projects and cutting-edge technology
Supportive management and leadership
단점
High workload and overwhelming work demands
Work-life balance challenges
High pressure and stressful deadlines
연봉 정보
6개 데이터
L2
L3
L4
L5
L6
M3
M4
M5
M6
L2 · Graphic Designer L2
0개 리포트
$162,512
총 연봉
기본급
$65,005
주식
$81,256
보너스
$16,251
$113,758
$211,266
면접 경험
2개 면접
난이도
3.0
/ 5
소요 기간
14-28주
합격률
50%
면접 과정
1
Application Review
2
Recruiter Screen
3
Hiring Manager Interview
4
Technical Interview
5
Offer
자주 나오는 질문
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
뉴스 & 버즈
I Tested Qualcomm's Snapdragon X2 Elite Extreme: This 18-Core Power CPU Hits Hard Against AMD, Apple, Intel - PCMag
PCMag
News
·
3d ago
Broadcom vs. AMD: Which AI Chipmaker Is the Better Buy? - The Motley Fool
The Motley Fool
News
·
3d ago
NVIDIA Vs. AMD: Buy The Dominant Leader At A Discount (NASDAQ:NVDA) - Seeking Alpha
Seeking Alpha
News
·
3d ago
AMD Stock Slips Despite Ryzen 7 5800X3D Return Rumors - TipRanks
TipRanks
News
·
4d ago



