Jobs
WHAT YOU DO AT AMD CHANGES EVERYTHING
At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.THE ROLE:
AMD is looking for an ASIC Design STA engineer to contribute to the development of large So Cs, featuring multiple physical blocks and over 300 clock domains. The candidate's responsibilities will include building and verifying timing constraints for intricate SoC designs. This role demands a combination of SDC expertise, EDA tool proficiency, and TCL-based scripting abilities. The candidate should possess extensive experience in SDC development and debugging, be familiar with enhancing various RTL quality metrics for complex, hierarchical designs, and be able to automate these processes for increased efficiency. Proficiency in both front-end (RTL) processes and back-end (Synthesis and P&R) processes is preferred.
THE PERSON:
High energy candidates with strong written and verbal communication skills, and structured, well-organized work habits will be successful. Team and goal oriented are essential.
KEY RESPONSIBILITIES:
- Responsible for the development of complex multi-mode / multi-corner timing constraints that are compatible for RTL and signoff
- Lead the effort to maintain RTL quality metrics in complex, hierarchical designs, while automating the process for increased efficiency.
- Implement the pre-route timing checks and QoR clean up to eliminate timing constraints issues and ensure a quality handoff for STA checks.
- collaborate with CAD on the development of pre-production synthesis (Design Compiler) and STA (Primetime) work flows.
- Require a blend of SDC expertise, proficiency in EDA tools, and Tcl based scripting abilities (in both EDA environment and standalone Linux Tcl shell scripts)
PREFERRED EXPERIENCE:
- Worked with EDA tools that enable RTL quality checks
- Hands on experience in building the timing constraints for IPs, blocks and Full-chip implementation in both flat/hierarchical flows.
- Experience with analyzing the timing reports and identifying both the design and constraints related issues.
- Ability to multitask, grasp new flows/tools/ideas.
- Experience in improving the methodologies.
- Preferred EDA tool experience: Synopsys Design Compiler/Primetime, Spyglass, Fishtail etc.
- Prior experience developing complex TCL scripts in Synopsys Design Compiler (DC) and Prime Time (PT)
- Writing custom TCL QC and QoR checks using DC/PT object attributes queries and filters
- Strong analytical and problem-solving skills
ACADEMIC CREDENTIALS:
- Bachelors or Masters degree in computer engineering/Electrical Engineering or a related field
LOCATION:
San Jose, CA
This role is not eligible for visa sponsorship.
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
THE ROLE:
AMD is looking for an ASIC Design STA engineer to contribute to the development of large So Cs, featuring multiple physical blocks and over 300 clock domains. The candidate's responsibilities will include building and verifying timing constraints for intricate SoC designs. This role demands a combination of SDC expertise, EDA tool proficiency, and TCL-based scripting abilities. The candidate should possess extensive experience in SDC development and debugging, be familiar with enhancing various RTL quality metrics for complex, hierarchical designs, and be able to automate these processes for increased efficiency. Proficiency in both front-end (RTL) processes and back-end (Synthesis and P&R) processes is preferred.
THE PERSON:
High energy candidates with strong written and verbal communication skills, and structured, well-organized work habits will be successful. Team and goal oriented are essential.
KEY RESPONSIBILITIES:
- Responsible for the development of complex multi-mode / multi-corner timing constraints that are compatible for RTL and signoff
- Lead the effort to maintain RTL quality metrics in complex, hierarchical designs, while automating the process for increased efficiency.
- Implement the pre-route timing checks and QoR clean up to eliminate timing constraints issues and ensure a quality handoff for STA checks.
- collaborate with CAD on the development of pre-production synthesis (Design Compiler) and STA (Primetime) work flows.
- Require a blend of SDC expertise, proficiency in EDA tools, and Tcl based scripting abilities (in both EDA environment and standalone Linux Tcl shell scripts)
PREFERRED EXPERIENCE:
- Worked with EDA tools that enable RTL quality checks
- Hands on experience in building the timing constraints for IPs, blocks and Full-chip implementation in both flat/hierarchical flows.
- Experience with analyzing the timing reports and identifying both the design and constraints related issues.
- Ability to multitask, grasp new flows/tools/ideas.
- Experience in improving the methodologies.
- Preferred EDA tool experience: Synopsys Design Compiler/Primetime, Spyglass, Fishtail etc.
- Prior experience developing complex TCL scripts in Synopsys Design Compiler (DC) and Prime Time (PT)
- Writing custom TCL QC and QoR checks using DC/PT object attributes queries and filters
- Strong analytical and problem-solving skills
ACADEMIC CREDENTIALS:
- Bachelors or Masters degree in computer engineering/Electrical Engineering or a related field
LOCATION:
San Jose, CA
This role is not eligible for visa sponsorship.
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
Total Views
0
Apply Clicks
0
Weekly mock applicants
0
Bookmarks
0
Similar jobs
About AMD

AMD
PublicAdvanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.
10,001+
Employees
Santa Clara
Headquarters
$240B
Valuation
Reviews
3.7
10 reviews
Work-life balance
2.8
Compensation
3.2
Culture
4.1
Career
3.4
Management
3.8
68%
Recommend to a friend
Pros
Great team culture and spirit
Innovative projects and cutting-edge technology
Supportive management and leadership
Cons
High workload and overwhelming work demands
Work-life balance challenges
High pressure and stressful deadlines
Salary Ranges
6 data points
L2
L3
L4
L5
L6
L2 · Data Analyst L2
0 reports
$76,430
total per year
Base
$30,572
Stock
$38,215
Bonus
$7,643
$53,501
$99,359
Interview experience
2 interviews
Difficulty
3.0
/ 5
Duration
14-28 weeks
Offer rate
50%
Interview process
1
Application Review
2
Recruiter Screen
3
Hiring Manager Interview
4
Technical Interview
5
Offer
Common questions
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
News & Buzz
I Tested Qualcomm's Snapdragon X2 Elite Extreme: This 18-Core Power CPU Hits Hard Against AMD, Apple, Intel - PCMag
PCMag
News
·
1d ago
Broadcom vs. AMD: Which AI Chipmaker Is the Better Buy? - The Motley Fool
The Motley Fool
News
·
1d ago
NVIDIA Vs. AMD: Buy The Dominant Leader At A Discount (NASDAQ:NVDA) - Seeking Alpha
Seeking Alpha
News
·
1d ago
AMD Stock Slips Despite Ryzen 7 5800X3D Return Rumors - TipRanks
TipRanks
News
·
2d ago



