refresh

トレンド企業

トレンド企業

採用

求人AMD

SR ASIC SoC Design Engineer

AMD

SR ASIC SoC Design Engineer

AMD

Santa Clara, California

·

On-site

·

Full-time

·

2w ago

WHAT YOU DO AT AMD CHANGES EVERYTHING

At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.

THE TEAM – NETWORKING TECHNOLOGY SOLUTIONS GROUP (NTSG)

AMD’s Networking Technology Solutions Group (NTSG) is a leading provider of data center and AI networking technologies. NTSG develops high performance, scalable networking silicon and platforms that power modern cloud, enterprise, and AI infrastructure. Our solutions include advanced ASICs and So Cs that enable high bandwidth, low latency data movement and acceleration for next generation AI and distributed computing workloads.

THE ROLE:

We are seeking a Senior Member of Technical Staff (SMTS) ASIC SoC Design Engineer to join our NTSG silicon development team. In this role, you will be a senior technical contributor responsible for designing and integrating complex SoC subsystems for AI networking ASICs, including both monolithic and chiplet based SoC architectures.

You will work across the full development lifecycle—from architecture and microarchitecture definition through RTL implementation, integration, and silicon bring up—collaborating closely with architecture, verification, physical design, firmware, and software teams to deliver robust, scalable SoC solutions for next generation AI networking products. You will operate within a broader SoC architecture and execution framework while owning critical subsystems and integration paths.

THE PERSON:

The ideal candidate is a seasoned SoC / ASIC engineer with strong system level thinking and a track record of delivering complex silicon in production. You combine deep technical expertise with a growth mindset, curiosity about emerging AI technologies, and a passion for improving engineering productivity.

You are comfortable operating at the SMTS level—owning ambiguous problems, influencing technical direction, and collaborating across organizational boundaries to deliver high impact results.

KEY RESPONSIBILITIES:

  • Lead SoC level design and integration of embedded subsystems including CPUs, No Cs, and peripheral IPs for advanced AI networking ASICs
  • Drive integration using SoC IP generation and configuration tools, including NoC, AMBA protocol converters, and CSR generation frameworks
  • Design and integrate PCIe subsystems and DMA engines, including configuration, data movement, and performance optimization
  • Own and review reset architecture, boot flows, and security initialization sequences at the SoC level, collaborating with firmware and security teams
  • Support chiplet based SoC integration, including die-to-die connectivity and system level considerations
  • Support system level validation and bring-up of chiplet-based So Cs across multiple dies
  • Drive high quality RTL implementation, reviews, and integration across multiple IP blocks and subsystems
  • Support full ASIC development lifecycle activities including lint/CDC, synthesis, integration debug, emulation, and post silicon bring-up
  • Debug complex SoC integration issues in simulation, emulation, and silicon
  • Continuously explore and adopt AI-assisted design and productivity tools to improve development efficiency and design quality

REQUIRED QUALIFICATIONS:

  • Significant hands-on experience in ASIC / SoC development from architecture through silicon bring-up
  • Proven experience with embedded SoC architectures including CPUs and No Cs using AMBA protocols (AXI/AHB/APB)
  • Strong experience with PCIe and DMA architectures
  • Hands-on experience using and integrating SoC IP generation and configuration tools for NoC, AMBA protocol conversion, and CSR generation
  • Proficiency in RTL design using System Verilog / Verilog
  • Demonstrated experience delivering production ASIC or SoC silicon
  • Ability to collaborate effectively across hardware, firmware, and software teams

PREFERRED QUALIFICATIONS:

  • Experience with chiplet-based SoC architectures and die-to-die (C2C) connectivity standards such as UCIe
  • Background in AI, networking, or data center class ASICs
  • Exposure to secure boot, hardware root of trust, or security IP integration
  • Experience with emulation, FPGA prototyping, or post silicon debug
  • Interest in applying AI-based tools or methodologies to improve design, integration, or debug productivity

ACADEMIC CREDENTIALS:

Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or related field

LOCATION:

Santa Clara, CA

This role is not eligible for visa sponsorship.

*Benefits offered are described: *AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.

THE TEAM – NETWORKING TECHNOLOGY SOLUTIONS GROUP (NTSG)

AMD’s Networking Technology Solutions Group (NTSG) is a leading provider of data center and AI networking technologies. NTSG develops high performance, scalable networking silicon and platforms that power modern cloud, enterprise, and AI infrastructure. Our solutions include advanced ASICs and So Cs that enable high bandwidth, low latency data movement and acceleration for next generation AI and distributed computing workloads.

THE ROLE:

We are seeking a Senior Member of Technical Staff (SMTS) ASIC SoC Design Engineer to join our NTSG silicon development team. In this role, you will be a senior technical contributor responsible for designing and integrating complex SoC subsystems for AI networking ASICs, including both monolithic and chiplet based SoC architectures.

You will work across the full development lifecycle—from architecture and microarchitecture definition through RTL implementation, integration, and silicon bring up—collaborating closely with architecture, verification, physical design, firmware, and software teams to deliver robust, scalable SoC solutions for next generation AI networking products. You will operate within a broader SoC architecture and execution framework while owning critical subsystems and integration paths.

THE PERSON:

The ideal candidate is a seasoned SoC / ASIC engineer with strong system level thinking and a track record of delivering complex silicon in production. You combine deep technical expertise with a growth mindset, curiosity about emerging AI technologies, and a passion for improving engineering productivity.

You are comfortable operating at the SMTS level—owning ambiguous problems, influencing technical direction, and collaborating across organizational boundaries to deliver high impact results.

KEY RESPONSIBILITIES:

  • Lead SoC level design and integration of embedded subsystems including CPUs, No Cs, and peripheral IPs for advanced AI networking ASICs
  • Drive integration using SoC IP generation and configuration tools, including NoC, AMBA protocol converters, and CSR generation frameworks
  • Design and integrate PCIe subsystems and DMA engines, including configuration, data movement, and performance optimization
  • Own and review reset architecture, boot flows, and security initialization sequences at the SoC level, collaborating with firmware and security teams
  • Support chiplet based SoC integration, including die-to-die connectivity and system level considerations
  • Support system level validation and bring-up of chiplet-based So Cs across multiple dies
  • Drive high quality RTL implementation, reviews, and integration across multiple IP blocks and subsystems
  • Support full ASIC development lifecycle activities including lint/CDC, synthesis, integration debug, emulation, and post silicon bring-up
  • Debug complex SoC integration issues in simulation, emulation, and silicon
  • Continuously explore and adopt AI-assisted design and productivity tools to improve development efficiency and design quality

REQUIRED QUALIFICATIONS:

  • Significant hands-on experience in ASIC / SoC development from architecture through silicon bring-up
  • Proven experience with embedded SoC architectures including CPUs and No Cs using AMBA protocols (AXI/AHB/APB)
  • Strong experience with PCIe and DMA architectures
  • Hands-on experience using and integrating SoC IP generation and configuration tools for NoC, AMBA protocol conversion, and CSR generation
  • Proficiency in RTL design using System Verilog / Verilog
  • Demonstrated experience delivering production ASIC or SoC silicon
  • Ability to collaborate effectively across hardware, firmware, and software teams

PREFERRED QUALIFICATIONS:

  • Experience with chiplet-based SoC architectures and die-to-die (C2C) connectivity standards such as UCIe
  • Background in AI, networking, or data center class ASICs
  • Exposure to secure boot, hardware root of trust, or security IP integration
  • Experience with emulation, FPGA prototyping, or post silicon debug
  • Interest in applying AI-based tools or methodologies to improve design, integration, or debug productivity

ACADEMIC CREDENTIALS:

Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or related field

LOCATION:

Santa Clara, CA

This role is not eligible for visa sponsorship.

*Benefits offered are described: *AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

AMDについて

AMD

AMD

Public

Advanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.

10,001+

従業員数

Santa Clara

本社所在地

$240B

企業価値

レビュー

3.7

10件のレビュー

ワークライフバランス

2.8

報酬

3.2

企業文化

4.1

キャリア

3.4

経営陣

3.8

68%

友人に勧める

良い点

Great team culture and spirit

Innovative projects and cutting-edge technology

Supportive management and leadership

改善点

High workload and overwhelming work demands

Work-life balance challenges

High pressure and stressful deadlines

給与レンジ

6件のデータ

L2

L3

L4

L5

L6

L2 · Data Analyst L2

0件のレポート

$76,430

年収総額

基本給

$30,572

ストック

$38,215

ボーナス

$7,643

$53,501

$99,359

面接体験

2件の面接

難易度

3.0

/ 5

期間

14-28週間

内定率

50%

面接プロセス

1

Application Review

2

Recruiter Screen

3

Hiring Manager Interview

4

Technical Interview

5

Offer

よくある質問

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving