招聘
The Allegro team is united by a clear purpose—advancing technologies that make the world safer, more efficient, and more sustainable. With over 30 years of experience in semiconductor innovation, we bring that purpose to life across every part of the business—from breakthrough product development and customer success to how we show up for each other and the communities we serve.
The Opportunity
We are seeking a Digital Verification Engineer to join our Design Centre in Edinburgh, Scotland or Milan, Italy. Critical to Allegro's new product development plans, the Centre designs advanced power control IC's for a broad range of product applications. Allegro are recognised world-wide as providing state-of-the-art automotive power integrated circuits. You will be part of a new verification team which collaborates on the verification of gate-driver ICs and embedded So Cs based on innovative new core architectures.
What You’ll Do
-
Developing comprehensive verification plans based on detailed microarchitecture specifications.
-
Creating and maintaining System Verilog/UVM-based verification environments to achieve required coverage metrics.
-
Defining and creating UVM-SV test environments, test plans, tests, and functional coverage.
-
Analyzing test results, enhancing test coverage, and debugging unexpected design behavior.
-
Running and maintaining regression test suites.
-
Preparing and/or leading verification reviews.
-
Collaborating with the System Engineering team on JAMA requirements.
-
Identifying functional coverage conditions derived from microarchitecture specifications.
-
Building mixed-signal testbenches, checkers, and tests.
-
Implementing constrained random verification methodologies.
-
Developing bus-functional models for verifying custom or industry-standard interfaces.
-
Defining project deliverables and tasks, and tracking their on-time execution with a strong focus on quality.
Who You Are
-
The successful candidate will possess at least a Bachelors degree in Electrical and/or Electronic Engineering or equivalent.
-
Languages: System Verilog, Verilog, UVM/OVM, Specman, C/C++, ASM, TCL/TK, Python
-
Knowledge of the embedded SoC design and verification life-cycle with an emphasis on design verification tasks such as: test plan development, test bench creation, test coverage analysis and debug of unexpected design behaviour.
-
Knowledge of CPU, Memory or I/O Subsystem microarchitectures (caches, virtual memory, DMA, memory access optimizations).
-
Experience identifying functional coverage conditions based on microarchitecture specifications
-
Experience of System Verilog digital using UVM -SV
-
Expertise building Mixed-Signal testbenches, checkers and tests.
-
Expertise creating and using real-numbered analog behavioral models in System Verilog/Verilog-AMS or electrical behavioral models in Verilog-A
-
Experience of script generation for processing results as well as regression control configuration
-
Experience of constrained random verification.
-
Experience of bus-functional model development for verification of custom or industry-standard interfaces.
-
Experience defining team deliverables and tasks, tracking on time execution with a focus on quality.
Why Allegro?
Join Allegro and become part of a team where your contributions truly matter.
We foster a culture of Real Innovation, empowering you to push boundaries, develop cutting-edge solutions, and drive continuous improvement.Your work will create a Real Impact by solving complex real-world challenges that fuel our success and shape the future of technology.You’ll experience Real Connection, collaborating with talented colleagues around the globe in an environment built on trust, respect, and a shared purpose.Join us—and help build what’s next.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Sr Manager of Software Engineering
JPMorgan Chase · Wilmington, DE, United States, US

Sr. Continuous Improvement Engineer- 1st shift- (Onsite)
Collins Aerospace (RTX) · MX-BCN-MEXICALI-238 ~ Blvd Venustiano Carranza #238 ~ BLVD VENUSTIANO CARRANZA #238-238, Desarrollo Industrial Colorado

Senior Engineer - Java Development
Dish Network · Bengaluru, India

Principal/Sr. Principal Infrared/IR Survivability Engineer (Level 3 or 4)
Northrop Grumman · United States-California-Redondo Beach; United States-California-San Diego

Senior GPU Engineer
Qualcomm · San Diego, California, United States of America
About Allegro Micro

Allegro Micro
PublicAllegro MicroSystems is a semiconductor company that designs and manufactures high-performance power and sensing solutions for automotive and industrial applications.
1,001-5,000
Employees
Iowa
Headquarters
Reviews
3.9
41 reviews
Work Life Balance
3.6
Compensation
4.2
Culture
3.9
Career
4.0
Management
3.7
71%
Recommend to a Friend
Pros
Good work-life balance and flexible environment
Competitive compensation and benefits
Opportunity for career growth
Cons
Some organizational bureaucracy
Room for improvement in processes
Work-life balance varies by team
Salary Ranges
123 data points
Mid/L4
Mid/L4 · Data Scientist & ML Engineer
1 reports
$156,000
total / year
Base
$120,000
Stock
-
Bonus
-
$156,000
$156,000
Interview Experience
48 interviews
Difficulty
3.4
/ 5
Duration
14-28 weeks
Offer Rate
35%
Experience
Positive 62%
Neutral 24%
Negative 14%
Interview Process
1
Phone Screen
2
Technical Interview
3
Hiring Manager
4
Team Fit
Common Questions
Technical skills
Past experience
Team collaboration
Problem solving
News & Buzz
Allegro Micro (ALGM) Earnings Call Transcript - AOL.com
Source: AOL.com
News
·
5w ago
New tiny chip cuts wasted power in EVs and data centers by 90% - Stock Titan
Source: Stock Titan
News
·
9w ago
How a tiny chip boosts efficiency in AI data centers and electric cars - Stock Titan
Source: Stock Titan
News
·
9w ago
3 Lesser-Known Semiconductor Stocks To Watch - Seeking Alpha
Source: Seeking Alpha
News
·
16w ago