
Leader in power and sensing semiconductor solutions
Senior Digital Verification Engineer
必須スキル
Python
The Allegro team is united by a clear purpose—advancing technologies that make the world safer, more efficient, and more sustainable. With over 30 years of experience in semiconductor innovation, we bring that purpose to life across every part of the business—from breakthrough product development and customer success to how we show up for each other and the communities we serve.
The Opportunity
We are seeking a Digital Verification Engineer to join our Design Centre in Edinburgh, Scotland or Milan, Italy. Critical to Allegro's new product development plans, the Centre designs advanced power control IC's for a broad range of product applications. Allegro are recognised world-wide as providing state-of-the-art automotive power integrated circuits. You will be part of a new verification team which collaborates on the verification of gate-driver ICs and embedded So Cs based on innovative new core architectures.
What You’ll Do
-
Developing comprehensive verification plans based on detailed microarchitecture specifications.
-
Creating and maintaining System Verilog/UVM-based verification environments to achieve required coverage metrics.
-
Defining and creating UVM-SV test environments, test plans, tests, and functional coverage.
-
Analyzing test results, enhancing test coverage, and debugging unexpected design behavior.
-
Running and maintaining regression test suites.
-
Preparing and/or leading verification reviews.
-
Collaborating with the System Engineering team on JAMA requirements.
-
Identifying functional coverage conditions derived from microarchitecture specifications.
-
Building mixed-signal testbenches, checkers, and tests.
-
Implementing constrained random verification methodologies.
-
Developing bus-functional models for verifying custom or industry-standard interfaces.
-
Defining project deliverables and tasks, and tracking their on-time execution with a strong focus on quality.
Who You Are
-
The successful candidate will possess at least a Bachelors degree in Electrical and/or Electronic Engineering or equivalent.
-
Languages: System Verilog, Verilog, UVM/OVM, Specman, C/C++, ASM, TCL/TK, Python
-
Knowledge of the embedded SoC design and verification life-cycle with an emphasis on design verification tasks such as: test plan development, test bench creation, test coverage analysis and debug of unexpected design behaviour.
-
Knowledge of CPU, Memory or I/O Subsystem microarchitectures (caches, virtual memory, DMA, memory access optimizations).
-
Experience identifying functional coverage conditions based on microarchitecture specifications
-
Experience of System Verilog digital using UVM -SV
-
Expertise building Mixed-Signal testbenches, checkers and tests.
-
Expertise creating and using real-numbered analog behavioral models in System Verilog/Verilog-AMS or electrical behavioral models in Verilog-A
-
Experience of script generation for processing results as well as regression control configuration
-
Experience of constrained random verification.
-
Experience of bus-functional model development for verification of custom or industry-standard interfaces.
-
Experience defining team deliverables and tasks, tracking on time execution with a focus on quality.
Why Allegro?
Join Allegro and become part of a team where your contributions truly matter.
We foster a culture of Real Innovation, empowering you to push boundaries, develop cutting-edge solutions, and drive continuous improvement.Your work will create a Real Impact by solving complex real-world challenges that fuel our success and shape the future of technology.You’ll experience Real Connection, collaborating with talented colleagues around the globe in an environment built on trust, respect, and a shared purpose.Join us—and help build what’s next.
閲覧数
0
応募クリック
0
Mock Apply
0
スクラップ
0
類似の求人

Staff Product Engineer
Intercom · London, England

Member of Technical Staff, Compute Orchestration & Scheduling - MAI Superintelligence Team
Microsoft · United Kingdom, London, London; Switzerland, Zürich, Zürich

Senior Product Engineer, AI
Intercom · Dublin, Ireland; London, England

Senior Manufacturing Engineer
Collins Aerospace (RTX) · Glenrothes, Fife

Senior Brownfield Automation Studies Engineer
ABB · 3 Locations
Allegro Microについて

Allegro Micro
PublicAllegro MicroSystems is a semiconductor company that designs and manufactures high-performance power and sensing solutions for automotive and industrial applications.
1,001-5,000
従業員数
Iowa
本社所在地
$1.8B
企業価値
レビュー
10件のレビュー
3.7
10件のレビュー
ワークライフバランス
2.8
報酬
3.5
企業文化
4.2
キャリア
3.0
経営陣
3.2
65%
知人への推奨率
良い点
Great team culture and collaborative environment
Good benefits and compensation
Flexible working arrangements
改善点
Heavy workload and frequent overtime
Management and communication issues
Limited growth opportunities
給与レンジ
66件のデータ
Senior/L5
Senior/L5 · Senior Field Applications Engineer
1件のレポート
$188,500
年収総額
基本給
$145,000
ストック
-
ボーナス
-
$188,500
$188,500
面接レビュー
レビュー48件
難易度
3.4
/ 5
期間
14-28週間
内定率
35%
体験
ポジティブ 62%
普通 24%
ネガティブ 14%
面接プロセス
1
Phone Screen
2
Technical Interview
3
Hiring Manager
4
Team Fit
よくある質問
Technical skills
Past experience
Team collaboration
Problem solving
最新情報
Top-rated stocks: Allegro MicroSystems sees composite rating climb to 96 - MSN
MSN
News
·
1w ago
ALGM Price Today: Allegro MicroSystems, Inc. Stock Price, Quote & Chart | MEXC - MEXC Exchange
MEXC Exchange
News
·
1w ago
Top-rated stocks: Allegro MicroSystems sees composite rating climb to 96 - MSN
MSN
News
·
2w ago
Allegro MicroSystems Stock Jumps on AI and Upgrade Buzz - TipRanks
TipRanks
News
·
2w ago