採用

UK Residency Programme - Analogue CMOS Researcher
United Kingdom, Cambridgeshire, Cambridge
·
On-site
·
Contract
·
2mo ago
Required Skills
Analogue CMOS circuit design
Transistor-level design
Circuit simulation
Circuit layout
Cadence EDA
Overview:
Join Microsoft Research Cambridge to design analogue integrated CMOS circuits for the Analogue Optical Computer, advancing low power AI hardware with a multidisciplinary research team.
The position is based at Microsoft Research Cambridge within the Future AI Infrastructure group. The lab conducts world-leading research that has influenced many of Microsoft’s products and partnerships. The group is highly cross-disciplinary, spanning circuits, optics, computer science and engineering, and works closely with product teams and academic partners to tackle the challenges of next generation cloud infrastructure.
The role focuses on translating early analogue compute concepts into silicon, developing fast and low energy CMOS building blocks and working closely with collaborators across the AOC project, including algorithm, digital twin, and optical system development. You will contribute to an ambitious effort to create novel hardware that improves the performance and efficiency of large-scale AI workloads.
Contract Length: 2 Years Location: Cambridge, UK
Responsibilities:
You will advance analogue compute research by taking new circuit concepts through simulation, layout, and silicon validation, creating CMOS blocks optimised for speed and energy.
-
Research, develop, and implement analogue and mixed signal CMOS circuits such as nonlinear functions, amplifiers, and sample and hold elements.
-
Perform transistor level analysis, simulation, and optimisation.
-
Produce layouts in a 180 nm process and prepare designs for MPW fabrication.
-
Build and evaluate research prototypes, troubleshooting issues from schematic to silicon.
-
Explore scaling paths to advanced nodes and assess architectural and topological trade-offs.
-
Work closely with collaborators on algorithms, digital twin modelling, and optical system integration.
-
Communicate results clearly, sharing insights with the wider AOC team and partner groups.
-
Contribute to an open, multidisciplinary research environment.
Qualifications Required/Minimum Qualifications:
-
PhD (or close to completion) in Electrical Engineering or a related discipline, or equivalent experience in analogue IC design.
-
Strong understanding and hands-on experience with analogue CMOS circuit design, including transistor-level design, simulation, and layout.
-
Proficiency with Cadence EDA design tools.
-
Experience taking designs through to tape-out.
Preferred/Additional Qualifications:
-
Experience with 180nm CMOS nodes and below
-
Knowledge of low power and broadband high speed design techniques, including optimisation of trade-offs between speed, accuracy, noise, and energy.
-
Familiarity with analogue signal processing circuits and nonlinear analogue circuit design.
-
Experience with physical measurement, characterisation, or testing of analogue circuits.
-
Interest or experience in working with non-traditional or experimental hardware in a research environment.
This position will be open for a minimum of 5 days, with applications accepted on an ongoing basis until the position is filled.
Microsoft is an equal opportunity employer. All qualified applicants will receive consideration for employment without regard to age, ancestry, citizenship, color, family or medical care leave, gender identity or expression, genetic information, immigration status, marital status, medical condition, national origin, physical or mental disability, political affiliation, protected veteran or military status, race, ethnicity, religion, sex (including pregnancy), sexual orientation, or any other characteristic protected by applicable local laws, regulations and ordinances. If you need assistance with religious accommodations and/or a reasonable accommodation due to a disability during the application process, read more about requesting accommodations.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Research Engineer - Computer Vision and Robotics
Meta · Redmond, WA

CPU Design Verification Engineer, PhD University Graduate, 2025 Start
Google ·

ASIC Engineer, Performance & Package Verification
Meta ·

Sr. Software Engineer- AI/ML, AWS Neuron Distributed Training
Amazon · Cupertino, CA, USA

Software Engineer - AI Solutions
NVIDIA · Israel, Yokneam
About Microsoft
Reviews
3.8
5 reviews
Work Life Balance
4.1
Compensation
4.3
Culture
3.4
Career
3.2
Management
3.0
65%
Recommend to a Friend
Pros
Excellent compensation and benefits package
Four-day workweek with improved work-life balance
Supportive managers and teams
Cons
High-pressure environment causing anxiety
Unprofessional interview processes
Limited creative work opportunities
Salary Ranges
5,571 data points
Junior/L3
Mid/L4
Junior/L3 · Advertising Client Success
2 reports
$163,358
total / year
Base
$141,875
Stock
-
Bonus
-
$163,358
$163,358
Interview Experience
7 interviews
Difficulty
3.7
/ 5
Duration
14-28 weeks
Offer Rate
14%
Experience
Positive 14%
Neutral 29%
Negative 57%
Interview Process
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Technical Interview
5
Onsite/Virtual Interviews
6
Final Round
7
Offer
Common Questions
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Past Experience
News & Buzz
Microsoft loses $400 billion in few hours, what's behind one of the worst stock market days for the compa - Times of India
Source: Times of India
News
·
5w ago
Microsoft Stock Tumbles 12.1% In Worst Day For Company In Years - HuffPost
Source: HuffPost
News
·
5w ago
Microsoft: The 'question' the company needs to answer - Yahoo Finance
Source: Yahoo Finance
News
·
5w ago
AI is a planet-sized bubble — and Microsoft's slump is a taste of the crash to come, tech guru Erik Gordon says - Business Insider
Source: Business Insider
News
·
5w ago