Jobs
Benefits & Perks
•Competitive salary and equity package
•401(k) matching
•Comprehensive health, dental, and vision insurance
•Parental leave
•Equity
•Healthcare
•Parental Leave
Required Skills
PostgreSQL
Node.js
JavaScript
WHAT YOU DO AT AMD CHANGES EVERYTHING:
At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.SMTS SILICON DESIGN ENGINEER
THE ROLE:
Circuit Technology team is looking for a passionate and experienced DFT Methodology/Architect/RTL execution Lead for the high-speed SERDES Phys, Next gen Memory Phys and Die-to-Die interconnect IPs. This opportunity includes ownership of defining the DFX architecture for high-speed PHYs as well as die-to die connectivity IP designs, RTL coding, supporting scan stitching, timing constraints development, supporting ATPG as well as post-silicon bringup. Be a part of a team that delivers Industry leading IPs that touch every single SOC delivered by AMD.
The Person
Have strong analytical/problem-solving skills and pronounced attention to details. Must be able to execute hands-on, a self-starter, a leader, and be able to independently drive tasks to completion.
-
Key Responsiblities
-
Lead and define PHY specific Design for Test/Debug/Yield Features.
-
Implementation of DFX features into RTL using verilog.
-
Understanding of DFX Architectures and micro-architectures.
-
Experience with JTAG (1149.1/1687/1500)/IJTAG, Scan Compression (EDT, SSH), and at-speed scan testing implementation.
-
Gate level simulation using Synopsys VCS and Verdi.
-
Spyglass bringup and analysis for scan readiness/test coverage gaps.
-
MBIST planning, implementation, and verification.
-
Support Test Engineering on planning, patterns, and debug.
-
Support silicon bring-up and debug.
-
Develop efficient DFx flows and methodology compatible with front end and physical design flows.
-
Preferred Experience
-
Experience with industry standard ATPG and DFx insertion CAD tools.
-
Familiarity with industry standard DFX methodology: e.g Streaming Scan Network (aka SSN), IJTAG, ICL/PDL etc
-
Familiarity with System Verilog and UVM.
-
Fluent in RTL coding for DFx logic including lock-up latches, clock gates, and scan anchors.
-
Understanding of low-power design flows such as power gating, multi-Vt and voltage scaling.
-
Good understanding of high-performance, low-power design fundamentals.
-
Knowledge of fault models including Stuck-at, Transition, Gate-Exhaustive, Path Delay, IDDQ, and Cell Aware.
-
Exposure to post-silicon testing and tester pattern debug are major assets.
-
Strong problem solving and debug skills across various levels of design hierarchies.
-
Academic Credentials
-
BS/MS/PhD in EE/ECE/CE/CS with industry experience in advanced DFx techniques.
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Staff Software Development Engineer - UI
Zscaler · Bangalore, IND

Senior Staff STA CAD Engineer
Marvell · Bangalore

Principal Software Development Engineer (Java/API)
Zscaler · Bangalore, IND

Manager - Global Customer Support Engineering
Fivetran · Bangalore, India

Sr. Staff Software Development Engineer (Java/API)
Zscaler · Bangalore, IND
About AMD

AMD
PublicA semiconductor company that designs and develops graphics units, processors, and media solutions
10,001+
Employees
Santa Clara
Headquarters
Reviews
3.5
25 reviews
Work Life Balance
3.2
Compensation
4.1
Culture
3.6
Career
3.4
Management
3.1
65%
Recommend to a Friend
Pros
Good compensation and benefits
Positive work environment
Great management and coworkers
Cons
Poor work life balance
Micromanagement and excessive tracking
Too much pressure and workload
Salary Ranges
6 data points
L2
L3
L4
L5
L6
L2 · Data Analyst L2
0 reports
$76,430
total / year
Base
$30,572
Stock
$38,215
Bonus
$7,643
$53,501
$99,359
Interview Experience
5 interviews
Difficulty
3.6
/ 5
Duration
14-28 weeks
Offer Rate
60%
Experience
Positive 20%
Neutral 20%
Negative 60%
Interview Process
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Technical Interview
5
Hiring Manager Interview
6
Offer
Common Questions
Coding/Algorithm
Technical Knowledge
Behavioral/STAR
Past Experience
System Design
News & Buzz
Nvidia vs. AMD vs. Broadcom: What's the Best AI Chip Stock to Own for 2026 - The Globe and Mail
Source: The Globe and Mail
News
·
4w ago
AMD stock rating reiterated at Overweight by Wells Fargo - Investing.com
Source: Investing.com
News
·
5w ago
AMD: Facing Its Moment Of Truth (NASDAQ:AMD) - Seeking Alpha
Source: Seeking Alpha
News
·
5w ago
소재 확 바뀐 2026 그램 AMD vs 인텔 팬서레이크, 둘 다 써보고 결론 냈습니다
News
·
5w ago
·
67,317