招聘
Benefits & Perks
•Equity
•Healthcare
•Flexible Hours
•Equity
•Healthcare
•Flexible Hours
Required Skills
System Verilog
Formal Verification
UVM
Verilog
Verilog A
C
TCL
Silicon Labs (NASDAQ: SLAB) is the leading innovator in low-power wireless connectivity, building embedded technology that connects devices and improves lives. Merging cutting-edge technology into the world’s most highly integrated So Cs, Silicon Labs provides device makers the solutions, support, and ecosystems needed to create advanced edge connectivity applications. Headquartered in Austin, Texas, Silicon Labs has operations in over 16 countries and is the trusted partner for innovative solutions in the smart home, industrial IoT, and smart cities markets. Learn more at www.silabs.com.
Meet the Team
The IoT Digital team is a state-of-art IC design team focused on producing world-class Wireless MCU So Cs. The architecture specification, design, verification, and implementation of the Wireless MCU So Cs is the responsibility of the IoT Digital team. These So Cs include an embedded CPU system with analog and digital peripherals, advanced security, state-of-the-art power management, and best-in-class radios to support a wide range of wireless IoT applications and standards.
As a Design Verification Engineer, you will be responsible for ensuring the correctness and functionality of complex digital designs, particularly those involving analog and mixed-signal components. Your expertise in cosimulation will play a crucial role in verifying interactions between digital and analog blocks. Below are the key responsibilities and qualifications for this role:
Duties & Responsibilities:
Digital AMS Cosimulation:
-
Develop and maintain a cosimulation environment that allows seamless verification between digital RTL (Register Transfer Level) modules and analog/mixed-signal models (SV, Verilog A, VAMS, C/C++) or spices netlist.
-
Verify interactions, data exchange, and communication between these different representations of the design.
-
Testbench Development:
-
Create System Verilog-based VMM/UVM test benches for digital components.
-
Specify testbench requirements and coverage plans.
-
Implement constrained-random sequences, agents, and environments using UVM.
Complex Verification Environments:
-
Build and maintain complex and reusable verification environments using methodologies such as UVM and System Verilog (SV).
-
Write comprehensive test plans and create test benches to execute those plans.
-
Analyze coverage metrics, identify, and address test bench gaps, and run regressions.
-
File bug reports as needed.
Qualifications:
Education: A relevant degree, such as a Master’s or Bachelor’s Degree in Computer Science, Electrical Engineering, Computer Engineering, or related fields.
Skills:
-
Proficiency in System Verilog, Assertion-based Formal Verification and UVM.
-
Familiarity with Verilog, Verilog A, C, and TCL
-
Knowledge of industry-standard interfaces.
-
Tools proficiency in Xcelium, Spectre, Questasim, Symphony
-
Scripting skills in languages like Python or Perl is a plus
Experience:
Ideally, 10-15 years of industry experience.
Benefits & Perks:
You can look forward to the following benefits:
-
Employee Stock Purchase Plan (ESPP)
-
Insurance plans with Outpatient cover
-
Flexible work policy
Silicon Labs is an equal opportunity employer and values the diversity of our employees. Employment decisions are made on the basis of qualifications and job-related criteria without regard to race, religion, color, national origin, gender, sexual orientation, age, marital status, veteran status, or disability status, or any other characteristic protected by applicable law.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Manufacturing Engineer
Applied Materials · Singapore,SGP

Senior Associate Engineer, Technology Development
GlobalFoundries · Singapore

Manufacturing Operations Associate Engineer
GlobalFoundries · Singapore

Engineer, Process Engineering (CVD)
GlobalFoundries · Singapore

Environmental Health & Safety (EHS) Engineer
GE Vernova · Singapore
About Silicon Labs
Silicon Labs
PublicDesigns and manufactures semiconductors, other silicon devices and software, which it sells to electronics design engineers and manufacturers in In...
1,001-5,000
Employees
Austin
Headquarters
Reviews
4.2
1 reviews
Work Life Balance
3.5
Compensation
3.0
Culture
4.0
Career
3.5
Management
4.0
75%
Recommend to a Friend
Pros
Fast-moving hiring process
Supportive interview environment
Reasonable technical questions
Cons
Nerve-wracking senior engineer observation
Substantial coding problems
Long technical interview duration
Salary Ranges
0 data points
Intern
Intern · Embedded SWE Intern
0 reports
-
total / year
Base
-
Stock
-
Bonus
-
Interview Experience
1 interviews
Difficulty
3.0
/ 5
Duration
14-28 weeks
Interview Process
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Round Interview
6
Offer
Common Questions
Technical Knowledge
Coding/Algorithm
Behavioral/STAR
Past Experience
Culture Fit
News & Buzz
🚨 🇺🇸 🇮🇱 FBI REPORT: TRUMP IS COMPROMISED BY ISRAEL A declassified FBI report says FBI informants believe Trump is compromised by Israel, and that his Jewish Zionist son-in-law JARED KUSHER was the real power behind the presidency.
·
5w ago
·
1,413
·
135
Silicon Laboratories Riding High On IoT Growth (NASDAQ:SLAB) - Seeking Alpha
Source: Seeking Alpha
News
·
5w ago
Silicon Laboratories Extends Wireless Reach With MOKOSMART Cold Chain Beacons - Sahm
Source: Sahm
News
·
6w ago
Silicon Labs Announces Fourth Quarter 2025 Earnings Webcast - The AI Journal
Source: The AI Journal
News
·
6w ago