採用
Required Skills
System Verilog
UVM
Python
Perl
Digital simulation debugging
ASIC design flow
Responsibilities:
-
Perform block and chip-level verification in register-transfer level (RTL), gate-level and analog/mixed-signal (AMS).
-
Run digital/mixed-signal simulations as well as formal verification.
-
Work closely with the design team to create verification strategy and detailed verification plan.
-
Develop tests, run regressions and monitor coverage to ensure tape-out quality.
-
Participate in design or project reviews and support these with verification perspective and schedule/priority assessment.
-
Support post-silicon bring-up and debug, for bench validation as well as automated test equipment (ATE) testing.
-
Improve verification scalability and portability from project to project by environment enhancement and tools automation.
Minimum Qualifications:
-
3+ years experience in semiconductor industry
-
M.S. in EE/CS/CE or higher
-
Hands-on experience with System Verilog as High-level Verification Language and UVM implementation.
-
Debugging digital simulation in both RTL and gate-level netlist, isolating issues in both module and system level.
-
Scripting experience in Python or Perl.
-
Clear understanding of ASIC design flow
-
Solid analytical, synthesis and problem solving skills
-
Independent, self-motivated, rigorous, team player and able to follow through
-
Excellent verbal and written communication skills
Desired Qualifications
-
Experience of setting up UVM verification environment from scratch
-
Familiarity with VHDL or System Verilog RNM
-
Automation of verification flow with Python/Perl in industrial setting
-
Analog behavioral model development/verification experience
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Senior Staff Physical Design Feasibility Engineer
Samsung · 3900 N Capital of Texas Hwy, Austin, TX, USA

Senior Software Engineer (Back End)
Capital One · Chicago, IL

Senior Software Engineer, API Enablement
Upstart · United States

Software Principal Engineer
Dell · Bangalore, India

Senior Principal Systems Engineer – Test Architect
Collins Aerospace (RTX) · US-MA-ANDOVER-AN0 ~ 366 Lowell St ~ BLDG AN0
About Semtech
Reviews
2.9
10 reviews
Work Life Balance
3.8
Compensation
2.5
Culture
2.8
Career
3.2
Management
1.8
25%
Recommend to a Friend
Pros
Great people and coworkers
Good work-life balance and remote work options
Learning opportunities and career growth potential
Cons
Poor management and leadership
Political workplace culture
Below average compensation and benefits
Salary Ranges
29 data points
Mid/L4
Principal/L7
Senior/L5
Mid/L4 · SAP APO Business Analyst
2 reports
$92,738
total / year
Base
$80,642
Stock
-
Bonus
-
$90,850
$94,628
Interview Experience
1 interviews
Difficulty
2.0
/ 5
Duration
14-28 weeks
Interview Process
1
Application Review
2
HR Screen
3
Hiring Manager Interview
4
Skills Assessment
5
Offer
Common Questions
Past Experience
Technical Knowledge
Attention to Detail
Data Management Skills
Culture Fit
News & Buzz
Semtech Corporation stock hits 52-week high at $84.00 By Investing.com - Investing.com Nigeria
Source: Investing.com Nigeria
News
·
5w ago
Great Lakes Advisors LLC Sells 211,962 Shares of Semtech Corporation $SMTC - MarketBeat
Source: MarketBeat
News
·
5w ago
HALPER SADEH LLC ENCOURAGES SEMTECH CORPORATION SHAREHOLDERS TO CONTACT THE FIRM TO DISCUSS THEIR RIGHTS - PR Newswire
Source: PR Newswire
News
·
5w ago
Y Intercept Hong Kong Ltd Sells 23,466 Shares of Semtech Corporation $SMTC - MarketBeat
Source: MarketBeat
News
·
5w ago
