招聘
Meet the team
Join the Silicon One Team at Cisco, a group at the forefront of developing Cisco's groundbreaking silicon architecture. We are a collaborative unit focused on pushing the boundaries of ASIC design for advanced process nodes. As part of our team, you will contribute to defining innovative Physical Design methodologies and creating robust flows essential for developing our complex chips. You will also have the opportunity to work hands-on with the Physical Design of intricate chip partitions.
Your Impact
You are a detail-oriented DFT Timing Engineer with strong analytical skills and a deep understanding of timing constraints, such as clock groups, various exceptions, clock exclusivity.
You will collaborate effectively with cross-functional teams, communicate complex timing data clearly.
Responsibilities will include:
- Developing timing constraints at block, sub-chip, and full-chip levels in test modes, performing quality checks such as duplicated constraints, promotion/demotion between block and top level SDCs.
- Check timing for unconstrained endpoints, no clock, etc.
- Your role may include SDC validation, CDC delay check, and SDC flow development.
- Developing methodologies, guidelines, and checklists to streamline STA work, resolve design and flow issues, and drive execution to ensure progress and accuracy.
Minimum Qualifications
- Bachelor’s degree in electrical or computer engineering (or other equivalent field) with 5+ years of related work experience.
- Experience with block/full chip SDC development in test modes (scan shift, scan capture, atpg capture modes).
- Expertise in Static Timing Analysis and prior working experience with STA tools like Prime Time.
- Programming skills in at least 2 or more of the following languages: Perl, TCL, Python, Makefile, or other relative scripting languages.
Preferred Qualifications
- Master’s degree in electrical or computer engineering (or other equivalent field) with 4+ years of related work experience.
- Background in debugging and analyzing timing constraints, timing closure of DFT modes such as scan shift/capture and BIST.
- Prior working experience with SDC debugging & STA tools: Synopsys GCA/TCM/Primetime.
- Prior working experience with synthesis tools: Synopsys Fusion Compiler.
- Prior working experience with Tessent tool: DFT insertion in RTL.
- Strong communication skills and team player.
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Manufacturing Process Engineer Laser, Battery Cell (m/w/d) - Gigafactory Berlin-Brandenburg
Tesla · Grünheide (mark), Brandenburg

STA Engineer
Apple · Austin, TX

Software Development Engineer II - Finance Technology, Fintech TAX - RoW Compliance
Amazon · Hyderabad, TS, IND

Software Development Engineer, Alexa Global Quality (Alexa International Team)
Amazon · Bengaluru, KA, IND

Software Engineer, Controls Systems Validation, Vehicle Software
Tesla · Palo Alto, California
About Cisco

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
Employees
Armenia
Headquarters
$317B
Valuation
Reviews
3.4
3 reviews
Work Life Balance
2.0
Compensation
3.0
Culture
2.5
Career
2.5
Management
2.0
25%
Recommend to a Friend
Pros
Respectable company reputation
Good for resume/interviews
Recognized brand name
Cons
Poor communication/ghosting candidates
Work-life balance concerns
Overwork culture
Salary Ranges
0 data points
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0 reports
$70,294
total / year
Base
$28,118
Stock
$35,147
Bonus
$7,029
$49,206
$91,382
Interview Experience
4 interviews
Difficulty
3.0
/ 5
Duration
14-28 weeks
Experience
Positive 0%
Neutral 25%
Negative 75%
Interview Process
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
Common Questions
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
News & Buzz
Cisco stock price: CSCO closes at $78.32 — what could move the shares next week - TechStock²
Source: TechStock²
News
·
5w ago
Cisco Climbs Toward Highs While IREN Faces 10% Reality Check - Eudaimonia and Co
Source: Eudaimonia and Co
News
·
5w ago
Howard Capital Management Inc. Grows Position in Cisco Systems, Inc. $CSCO - MarketBeat
Source: MarketBeat
News
·
5w ago
Cisco sees vulnerability exploitation top phishing in Q4 - Cybersecurity Dive
Source: Cybersecurity Dive
News
·
5w ago