Jobs
Required Skills
Verilog
SystemVerilog
Python
Perl
TCL
Shell scripting
Digital design
Verification
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Join our world-class SSG IP Integration and QA engineering team as we push the
boundaries of chip design. As an IP Integration & QA Engineer, you'll be at the
intersection of cutting-edge technology and quality excellence, working on
projects that power tomorrow's devices.
This is more than just another engineering role—it's your gateway to mastering advanced semiconductor design while contributing to products used by millions worldwide. You'll collaborate with brilliant minds across global R&D teams, learn from industry veterans, and gain hands-on experience with emerging AI-driven design automation.
Core Responsibility:
Integrate & Build
Work with RTL designs to integrate PHYs and controllers into robust subsystems
Ensure Quality
Validate customer configurations through comprehensive verification regressions
Maintain Excellence
Support design quality checks across LINT, RDC, CDC, and consistency validation
Automate Smartly
Develop scripts and automation workflows to streamline QA processes
Solve Problems
Debug verification issues and collaborate with IP providers on resolution
Embrace Innovation
Learn and apply cutting-edge Agentic AI tools in modern EDA workflows
Technical Foundation
Required:
Education: Bachelor's degree in Electronics Engineering, Computer Engineering, or related field
Experience:
2 years in digital design or verification
RTL Knowledge:
Solid understanding of Verilog/System Verilog
ASIC Fundamentals:
Familiarity with design flows including RTL, simulation, synthesis,and timing
Scripting Skills:
Working proficiency in Python, Perl, TCL, or Shell scripting
Tool Aptitude:
Quick learner with ability to master new EDA tools and methodologies
Bonus Points:
✓ Exposure to Power Flow concepts (UPF/CPF)
✓ Experience with DFT, CDC, LEC, or formal verification tools
✓ Knowledge of DDR protocols (DDR3/DDR4/DDR5) or analog design flows
✓ Familiarity with version control systems (Git, SVN)
✓ Prior internships or academic projects in VLSI/ASIC domain
We’re doing work that matters. Help us solve what others can’t.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs
About Cadence

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
Employees
San Jose
Headquarters
Reviews
3.3
7 reviews
Work Life Balance
2.0
Compensation
2.5
Culture
1.8
Career
2.0
Management
1.5
15%
Recommend to a Friend
Pros
Built strong client relationships
Useful for repetitive tasks
Employment opportunities
Cons
Poor management and micromanagement
Lack of career growth opportunities
Technical architecture and code quality issues
Salary Ranges
65 data points
Junior/L3
Junior/L3 · Data Analyst
1 reports
$91,103
total / year
Base
$85,276
Stock
-
Bonus
$5,827
$59,612
$139,984
Interview Experience
1 interviews
Difficulty
3.0
/ 5
Duration
14-28 weeks
Interview Process
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
Common Questions
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
News & Buzz
Cadence Design Systems (CDNS) Valuation Check After Lightmatter Photonic AI Partnership - simplywall.st
Source: simplywall.st
News
·
5w ago
Cadence Design Systems: Riding The AI Supercycle, But With Expectations At The Limit - Seeking Alpha
Source: Seeking Alpha
News
·
5w ago
Cadence Design Systems, Inc. (CDNS): Analyst Consensus and Growth Potential in the Booming Technology Sector - DirectorsTalk Interviews
Source: DirectorsTalk Interviews
News
·
5w ago
Lightmatter AI Photonics Pact Might Change The Case For Investing In Cadence Design Systems (CDNS) - simplywall.st
Source: simplywall.st
News
·
5w ago



