refresh

트렌딩 기업

트렌딩

채용

JobsBroadcom

ASIC Design Verification Engineer

Broadcom

ASIC Design Verification Engineer

Broadcom

3 Locations

·

On-site

·

Full-time

·

1w ago

Compensation

$108,000 - $172,800

Benefits & Perks

Healthcare

401(k)

Equity

Employee Stock Purchase Program

Employee Assistance Program

Paid Time Off

Parental Leave

Healthcare

401k

Equity

Parental Leave

Required Skills

System Verilog

UVM

Design Verification

Constrained Random Verification

Coverage Closure

Object-Oriented Programming

Please Note:

1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)

2. If you already have a Candidate Account, please Sign-In before you apply.

Job Description:

Would you like to become part of a stable team developing silicon products for Ethernet systems in the Cloud? Come join this team creating devices that accelerate AI/ML workflows! This team **develops high throughput Ethernet solutions **that deliver unprecedented performance at critically important power efficiency. We are looking for highly skilled and efficient **Constrained Random Design Verification engineers **that want to verify new designs that can evolve rapidly at every generation in a very dynamic market using industry proven methodologies using System Verilog and UVM. You can become a member of an extremely skilled and efficient group of engineers. This is a rare opportunity to be part of a team that leads products for a new line of devices. The candidate will work with our worldwide design and architecture teams to develop leading edge products.All aspects of Design Verification will be involved, along with opportunities for technical leadership.

Skills: Self motivated personality with a strong presence to do things right. Need to have a strong sense of teamwork and ability to work well with other.Constrained random verification methodologies with experience driving completion via coverage closure**.**Preferable to have skills with SV and UVM, well versed in OOP

Tools/Languages: System Verilog (TB structures

  • Class, SVA, etc.), UVM, VCS, Incisive, Scripting skills a + (Python, Perl, ...)Experience: Bachelors and 8+ years of related experience or Masters degree and 6+ years of related experience or PhD and 3+ years of related experience

Additional Job Description:

Compensation and Benefits

The annual base salary range for this position is $108,000 - $172,800.

This position is also eligible for a discretionary annual bonus in accordance with relevant plan documents, and equity in accordance with equity plan documents and equity award agreements.

Broadcom offers a competitive and comprehensive benefits package: Medical, dental and vision plans, 401(K) participation including company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company paid holidays, paid sick leave and vacation time. The company follows all applicable laws for Paid Family Leave and other leaves of absence.

Broadcom is proud to be an equal opportunity employer. We will consider qualified applicants without regard to race, color, creed, religion, sex, sexual orientation, national origin, citizenship, disability status, medical condition, pregnancy, protected veteran status or any other characteristic protected by federal, state, or local law. We will also consider qualified applicants with arrest and conviction records consistent with local law.

If you are located outside USA, please be sure to fill out a home address as this will be used for future correspondence.

Total Views

0

Apply Clicks

0

Mock Applicants

0

Scraps

0

About Broadcom

Broadcom

A designer, developer, and global supplier of a broad range of analog and digital semiconductor connectivity solutions.

10,001+

Employees

Palo Alto

Headquarters

Reviews

3.0

10 reviews

Work Life Balance

2.2

Compensation

4.1

Culture

2.3

Career

1.8

Management

2.1

25%

Recommend to a Friend

Pros

Good pay and compensation

Quality benefits package

Equity/RSUs offered

Cons

No career advancement opportunities

Poor management quality and leadership

Frequent layoffs and job insecurity

Salary Ranges

1,961 data points

Mid/L4

Mid/L4 · Infrastructure Engineer

1 reports

$219,086

total / year

Base

$168,682

Stock

-

Bonus

-

$219,086

$219,086

Interview Experience

2 interviews

Difficulty

3.0

/ 5

Duration

14-28 weeks

Experience

Positive 0%

Neutral 50%

Negative 50%

Interview Process

1

Interview

2

Multiple rounds