採用
Benefits & Perks
•Healthcare
•401(k)
•Equity
•Learning Budget
•Healthcare
•401k
•Equity
•Learning
Required Skills
Timing constraints
SDC
Logic synthesis
Verilog
RTL design
Come and join Apple's growing wireless silicon development team. Our Wireless SoC organization is responsible for all aspects of wireless silicon development, emphasizing highly energy-efficient design and new technologies that transform the user experience at the product level. This is driven by a world-class vertically integrated engineering team spanning RF/Analog, Systems/PHY/MAC, RTL design/integration, Emulation, Verification, DFT, Validation, and FW/SW engineering. We encourage you to apply if you enjoy a fast-paced and exciting environment, collaborating with people across different functional areas, and thrive during critical times.
Description:
As a Timing Engineer, you will work in a team developing Wireless So Cs with custom hardware accelerators and multiple processor sub-systems. There will be the opportunity to work closely with SoC architects and IP developers to develop So Cs that meet power, performance, and area goals for Apple's products. You will help improve the processes, methods, and tools for designing and implementing these large, complex So Cs. Collaboration with multi-disciplinary groups will be needed to make sure designs are delivered on time and with the highest quality by incorporating targeted checks at every stage of the design process. In this highly visible role, you will be at the center of the ASIC creation effort, interfacing with all disciplines, with a critical impact in getting leading-edge products launched to delight millions of customers.","responsibilities":"Full chip and block-level timing constraint creation, review and closure ownership throughout the entire project cycle (RTL, synthesis, and physical implementation).
Execute low power physical synthesis techniques, deploying knowledge of UPF and power intent verification.
Deploy and enhance methodology and flows related to timing constraint verification and timing closure.
Generation of consistent block and full chip timing constraints.
Support digital chip integration work and flows (e.g. CDC).
Collaborate with Chip Architecture, Design Verification, Physical Design, DFT, and power teams to achieve first time Silicon success.
Generally bridge between the RTL front end and place & route worlds.
Preferred Qualifications:
Strong knowledge of the entire ASIC design process, from RTL through synthesis, static timing analysis and place & route.
Expertise in STA tools and flow.
UPF usage for power and voltage islands.
Knowledge of timing corners, operating modes, process variation and signal integrity-related issues.
Skilled in scripting languages (TCL, PERL, Python), both standalone and within EDA tools.
Proficient in the closure of end-to-end logic equivalence (FV, LEC) with functional ECOs in the mix.
Familiarity with DFT approaches and constraints.
Proficient with RTL Verilog/VHDL.
Familiarity with digital top integration flows/methodology/checks.
Minimum Qualifications:
Bachelors degree and 3+ years of relevant industry experience.
Timing constraint (SDC) creation at partition and chip level.
Logic synthesis execution (verilog RTL to netlist).
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .
Pay & Benefits:
At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $139,500 and $258,100, and your base pay will depend on your skills, qualifications, experience, and location.
Apple employees also have the opportunity to become an Apple shareholder through participation in Apple's discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple's Employee Stock Purchase Plan. You'll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses - including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.
Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Data Center Chief Engineer
Amazon · New Carlisle, IN, USA

Digital Solution Engineer
Microsoft · Singapore, Singapore, Singapore

Senior Forward Deployed Engineer
Microsoft · United States, Washington, Redmond

Software Consulting Engineer - T&D Configuration Systems & Software Solutions
GE Vernova · Basauri, Spain; Flexible / Remote

Software Engineering II - Azure Monitor
Microsoft · Israel, Tel Aviv, Herzliya; Israel, Multiple Locations, Multiple Locations
About Apple

Apple
PublicA technology company that designs, manufactures, and markets consumer electronics, personal computers, and software.
10,001+
Employees
Cupertino
Headquarters
$3.5T
Valuation
Reviews
4.0
10 reviews
Work Life Balance
4.0
Compensation
4.2
Culture
3.8
Career
3.5
Management
3.2
75%
Recommend to a Friend
Pros
Great coworkers and people
Excellent benefits and perks
Fast-paced and engaging work environment
Cons
High expectations and pressure
Management quality varies
Limited career progression opportunities
Salary Ranges
17,968 data points
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0 reports
$114,215
total / year
Base
$45,686
Stock
$57,108
Bonus
$11,422
$79,951
$148,480
Interview Experience
5 interviews
Difficulty
3.4
/ 5
Duration
28-42 weeks
Offer Rate
20%
Experience
Positive 20%
Neutral 40%
Negative 40%
Interview Process
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Behavioral Interview
5
Onsite/Virtual Interviews
6
Team Matching
7
Offer
Common Questions
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Culture Fit
News & Buzz
Exclusive | First-ever Apple check signed by Steve Jobs sells for a whopping $2.4M at auction - New York Post
Source: New York Post
News
·
4w ago
Apple Stock Forecast: Trending Upgrade After Earnings Beat - TipRanks
Source: TipRanks
News
·
4w ago
Tim Cook Thinks He Has Identified Apple’s Next Big Growth Opportunity - inc.com
Source: inc.com
News
·
5w ago
Apple Gives Itself the Toughest Act to Follow - Bloomberg
Source: Bloomberg
News
·
5w ago