Jobs
Benefits & Perks
•Parental leave
•Conference budget
•Design tool subscriptions
•Flexible work schedule
•Health benefits
•Remote options
•Parental Leave
•Healthcare
Required Skills
Principle
Adobe Creative Suite
InVision
Back
Front-End Silicon Design & Integration Engineer
JOB_DESCRIPTION.SHARE.HTML
CAROUSEL_PARAGRAPH
- JOB_DESCRIPTION.SHARE.HTML
- MARKHAM, Canada
- Engineering
- 77000
- CAD $124,000.00/Yr.
- CAD $186,000.00/Yr.
mail_outline
Get future jobs matching this search
Loginor Register
Job Description
WHAT YOU DO AT AMD CHANGES EVERYTHING:
At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.
THE ROLE:
We are seeking a Front-End Silicon Design and Integration Engineer to join our Security IP team, where we design and verify embedded microprocessor subsystems, hardware accelerators, and other components that enhance system performance and functionality. These components support System-on-Chip (SoC) products across multiple business areas, including client computing, servers, graphics, and gaming. In this role, you will contribute to RTL (Register Transfer Level) design and synthesis, analyze performance, power, and area (PPA) to optimize design quality, and develop and automate design rule checks. You will also perform equivalence and integration checks to ensure accuracy and reliability, while collaborating with cross-functional teams to integrate IP into larger SoC systems. Additionally, you will continuously learn and adopt new tools and methodologies to improve efficiency and innovation. We welcome candidates with strong problem-solving skills, attention to detail, and a willingness to learn—even if you don’t have experience with every tool or acronym listed. If you are passionate about hardware design and eager to grow in a collaborative environment, we encourage you to apply.
THE PERSON:
A talented FEINT engineer with strong records of technical ownership and execution to conduct synthesis, PPA analysis, ECO, and static verification assignments to completion. A forward-thinking engineer who tends to optimize/improve the workflow, anticipate/analyze/resolve technical issues, enjoy a competitive pace while empowering and mentoring team members. A strong written and verbal communicator with strong problem solving and attention to detail skills along with professional interpersonal communication capability.
KEY RESPONSIBILITIES:
- Develop RTL synthesis strategy and scripts to perform synthesis, timing path analysis and PPA analysis (performance, power, area) at subsystem level as well as at block level RTL designs to drive for continued improvement of QoR (quality of result)
- Develop ECO strategy, perform netlist and/or conformal assisted RTL ECOs, perform LEC on resulting netlists and resolve discrepancies
- Develop, adopt and automate RTL static design rule checks in collaboration with Back-End Integration and Physical design teams, triage and debug design rule violations with RTL design team, support IP integration with SoC team
- Develop and adopt FEINT design and verification infrastructure, methodology and tools
PREFERRED EXPERIENCE:
- Proven understanding of RTL design, synthesis, and ECO principles
- Excellent knowledge with FE design tools such as Design/Fusion Compiler, Prime Time, Power Artist, etc.
- Proficient with Verilog, C/C++ and other scripting languages (e.g. TCL, Ruby, Perl, Python and Makefile)
- Excellent skills with Unix/Linux environment
- Familiar with RTL coding techniques for competitive PPA-measured QoR
- Familiar with RTL coding style for clean check on design rules (LINT, CDC, etc.)
- Good understanding of gate level circuit design and physical level design concept and methodology
- Familiar with VCS/Verdi and SPG based (dynamic/static) verification environments
ACADEMIC CREDENTIALS:
- Bachelor’s or master’s degree in electrical engineering, Computer Engineering, or a related field.
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
Apply JOB_DESCRIPTION.SHARE.HTML
CAROUSEL_PARAGRAPH
JOB_DESCRIPTION.SHARE.HTML
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs
About AMD

AMD
PublicA semiconductor company that designs and develops graphics units, processors, and media solutions
10,001+
Employees
Santa Clara
Headquarters
Reviews
3.5
25 reviews
Work Life Balance
3.2
Compensation
4.1
Culture
3.6
Career
3.4
Management
3.1
65%
Recommend to a Friend
Pros
Good compensation and benefits
Positive work environment
Great management and coworkers
Cons
Poor work life balance
Micromanagement and excessive tracking
Too much pressure and workload
Salary Ranges
6 data points
L2
L3
L4
L5
L6
M3
M4
M5
M6
L2 · Graphic Designer L2
0 reports
$162,512
total / year
Base
$65,005
Stock
$81,256
Bonus
$16,251
$113,758
$211,266
Interview Experience
5 interviews
Difficulty
3.6
/ 5
Duration
14-28 weeks
Offer Rate
60%
Experience
Positive 20%
Neutral 20%
Negative 60%
Interview Process
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Technical Interview
5
Hiring Manager Interview
6
Offer
Common Questions
Coding/Algorithm
Technical Knowledge
Behavioral/STAR
Past Experience
System Design
News & Buzz
Nvidia vs. AMD vs. Broadcom: What's the Best AI Chip Stock to Own for 2026 - The Globe and Mail
Source: The Globe and Mail
News
·
4w ago
AMD stock rating reiterated at Overweight by Wells Fargo - Investing.com
Source: Investing.com
News
·
5w ago
AMD: Facing Its Moment Of Truth (NASDAQ:AMD) - Seeking Alpha
Source: Seeking Alpha
News
·
5w ago
소재 확 바뀐 2026 그램 AMD vs 인텔 팬서레이크, 둘 다 써보고 결론 냈습니다
News
·
5w ago
·
67,317




