Jobs
WHAT YOU DO AT AMD CHANGES EVERYTHING
At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.
MTS SILICON DESIGN ENGINEER
THE ROLE:
- AMD-Xilinx is seeking a capable and motivated SOC Design Engineer to be part of Front End SOC Design Team of next generation Adaptable Compute Acceleration Platform devices
- You will take part in design and implementation of high-performance, low-power SOCs and SOC Chiplets targeting a wide range of applications as well as customer specific products
- This high visibility and critical role will require technical leadership in developing microarchitecture, implementing functions in RTL, integrating IP from internal and external sources, ensuring quality and getting design ready for synthesis.
- You will also contribute to definition/evolution of SOC Design methodologies and processes for future projects
- THE PERSON:
- Successful candidate will have an SOC/ASIC Design background, would have participated in several silicon design projects with increasing level of scope/responsibilities and has a history of achieving results through effective execution
- KEY RESPONISIBILITES:
- Analyze existing design blocks for faults and vulnerabilities as application to automotive usage
- Define and specify micro-architecture of future SOC building blocks and necessary infrastructure based on architecture, PPA, DFT, Functional Safety requirements
- RTL design and debug of functions in Verilog / System Verilog
- Integration of hard macro or soft RTL IP into SOC top level
- Power domain/island creation (with UPF)
- Execution of quality checks to improve quality of RTL/UPF/SDC deliverables
- Analysis of design metrics and making implementation choices to optimize PPA
- Targeting SOC RTL to process technology
- Facilitating DFx/MBIST instrumentation
- Work with verification and physical design teams to achieve high quality design and successful tape out
- Collaborate with cross-functional teams to solve novel problems across multiple functional areas
- Design and implement underlying Power Management, Clk/Rst, NOC and DFT infrastructures to ensure implementation tool requirements are met and are optimized for compile time and memory
- Participate in tapeout checklists and reviews
- Build automation (Python, TCL, Perl) to enhance productivity of self and team
- PREFERRED EXPERIECE:
- Digital design and experience with RTL design in Verilog/System Verilog
- Solid understanding of DFT technologies and some experience with execution of DFT flows
- Experience with SOC tools including Spyglass, Questa CDC, Cadence Conformal, VCS simulation
- Experience in specifying timing constraints with several clock domains and modes
- Basic experience with Synopsys Design Compiler and Primetime
- Experience designing with multiple power domains and islands using UPF
- Floor-planning and partitioning
- TCL, Python, Perl scripting
- Version control systems such as Perforce, IC Manage or Git
- Understanding of FPGA architecture and implementation flow
- Strong verbal and written communication skills
- Ability to organize and present complex technical information
- Fluent in working with Linux environment
- Academic Credentials and Experience
- Will use HR Guidelines for grade. This information is not published in job posting.
*Benefits offered are described: *AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
MTS SILICON DESIGN ENGINEER
THE ROLE:
- AMD-Xilinx is seeking a capable and motivated SOC Design Engineer to be part of Front End SOC Design Team of next generation Adaptable Compute Acceleration Platform devices
- You will take part in design and implementation of high-performance, low-power SOCs and SOC Chiplets targeting a wide range of applications as well as customer specific products
- This high visibility and critical role will require technical leadership in developing microarchitecture, implementing functions in RTL, integrating IP from internal and external sources, ensuring quality and getting design ready for synthesis.
- You will also contribute to definition/evolution of SOC Design methodologies and processes for future projects
- THE PERSON:
- Successful candidate will have an SOC/ASIC Design background, would have participated in several silicon design projects with increasing level of scope/responsibilities and has a history of achieving results through effective execution
- KEY RESPONISIBILITES:
- Analyze existing design blocks for faults and vulnerabilities as application to automotive usage
- Define and specify micro-architecture of future SOC building blocks and necessary infrastructure based on architecture, PPA, DFT, Functional Safety requirements
- RTL design and debug of functions in Verilog / System Verilog
- Integration of hard macro or soft RTL IP into SOC top level
- Power domain/island creation (with UPF)
- Execution of quality checks to improve quality of RTL/UPF/SDC deliverables
- Analysis of design metrics and making implementation choices to optimize PPA
- Targeting SOC RTL to process technology
- Facilitating DFx/MBIST instrumentation
- Work with verification and physical design teams to achieve high quality design and successful tape out
- Collaborate with cross-functional teams to solve novel problems across multiple functional areas
- Design and implement underlying Power Management, Clk/Rst, NOC and DFT infrastructures to ensure implementation tool requirements are met and are optimized for compile time and memory
- Participate in tapeout checklists and reviews
- Build automation (Python, TCL, Perl) to enhance productivity of self and team
- PREFERRED EXPERIECE:
- Digital design and experience with RTL design in Verilog/System Verilog
- Solid understanding of DFT technologies and some experience with execution of DFT flows
- Experience with SOC tools including Spyglass, Questa CDC, Cadence Conformal, VCS simulation
- Experience in specifying timing constraints with several clock domains and modes
- Basic experience with Synopsys Design Compiler and Primetime
- Experience designing with multiple power domains and islands using UPF
- Floor-planning and partitioning
- TCL, Python, Perl scripting
- Version control systems such as Perforce, IC Manage or Git
- Understanding of FPGA architecture and implementation flow
- Strong verbal and written communication skills
- Ability to organize and present complex technical information
- Fluent in working with Linux environment
- Academic Credentials and Experience
- Will use HR Guidelines for grade. This information is not published in job posting.
*Benefits offered are described: *AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Product Engineer, Megapack, Energy
Tesla · Red Hill, Queensland

Process Engineer, Power Conversion System
Tesla · Fremont, California

Electrical Engineer, Automated Test Equipment
Tesla · Palo Alto, California

Manufacturing Vision Engineer, Battery Vision
Tesla · Palo Alto, California

Equipment Engineer, Cathode
Tesla · Austin, Texas
About AMD

AMD
PublicA semiconductor company that designs and develops graphics units, processors, and media solutions
10,001+
Employees
Santa Clara
Headquarters
Reviews
3.5
25 reviews
Work Life Balance
3.2
Compensation
4.1
Culture
3.6
Career
3.4
Management
3.1
65%
Recommend to a Friend
Pros
Good compensation and benefits
Positive work environment
Great management and coworkers
Cons
Poor work life balance
Micromanagement and excessive tracking
Too much pressure and workload
Salary Ranges
6 data points
L2
L3
L4
L5
L6
L2 · Data Analyst L2
0 reports
$76,430
total / year
Base
$30,572
Stock
$38,215
Bonus
$7,643
$53,501
$99,359
Interview Experience
5 interviews
Difficulty
3.6
/ 5
Duration
14-28 weeks
Offer Rate
60%
Experience
Positive 20%
Neutral 20%
Negative 60%
Interview Process
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Technical Interview
5
Hiring Manager Interview
6
Offer
Common Questions
Coding/Algorithm
Technical Knowledge
Behavioral/STAR
Past Experience
System Design
News & Buzz
Nvidia vs. AMD vs. Broadcom: What's the Best AI Chip Stock to Own for 2026 - The Globe and Mail
Source: The Globe and Mail
News
·
6w ago
AMD stock rating reiterated at Overweight by Wells Fargo - Investing.com
Source: Investing.com
News
·
7w ago
AMD: Facing Its Moment Of Truth (NASDAQ:AMD) - Seeking Alpha
Source: Seeking Alpha
News
·
7w ago
소재 확 바뀐 2026 그램 AMD vs 인텔 팬서레이크, 둘 다 써보고 결론 냈습니다
News
·
7w ago
·
67,317