招聘
Required Skills
Substrate Design
Silicon Interposer Design
Signal Integrity
Power Integrity
CAD Layout Tools
WHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems.
Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary.
When you join AMD, you’ll discover the real differentiator is our culture.
We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives.
Join us as we shape the future of AI and beyond.
Together, we advance your career. THE PERSON: The candidate is an experienced Package Layout or Silicon Physical Layout Engineer that has excellent communication & project management skills and can complete the design task with the least supervision.
He/she must be able to work on a fast phase environment and collaborate well with others. KEY RESPONSIBILITIES: Codesign with Signal/Power Integrity and PCB design team to complete a substrate layout that will meet the design objectives for performance, cost and quality.
Support substrate design for probe card substrate, test chips and test vehicles for technology development.
Codesign with SOC team to complete Bump matrix and Interposer design for 3D,2.5D, COWOS and other advanced packaging technologies (Chiplet).
Contribute to the development and enhancements of processes and methodologies to improve design efficiency.
Interact with Assembly houses and substrate vendors to achieve cost-efficient and high-quality design.
Mentor Junior Colleagues to enhance layout practices. PREFERRED EXPERIENCE: Minimum 5 years’ experience in designing complex substrate design or Silicon Interposers.
Very good understanding of Signal Integrity and power integrity principles.
Knowledge of using CAD Layout tools such as Cadence SIP, APD, Synopsys 3DICC, First Encounter, ICC2 or other Packaging or Silicon Physical Layout Software.
Knowledge of Python, TCL, Perl or Skill Script Programming is a plus.
Experience: dealing with assembly, foundry, and substrate vendors. ACADEMIC CREDENTIALS: B.A.
Sc. in Electrical Engineering, Computer Engineering, or Engineering Science LOCATION: Hsinchu, Taiwan
Benefits offered are described: AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law.
We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process. AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
THE PERSON: The candidate is an experienced Package Layout or Silicon Physical Layout Engineer that has excellent communication & project management skills and can complete the design task with the least supervision.
He/she must be able to work on a fast phase environment and collaborate well with others. KEY RESPONSIBILITIES: Codesign with Signal/Power Integrity and PCB design team to complete a substrate layout that will meet the design objectives for performance, cost and quality.
Support substrate design for probe card substrate, test chips and test vehicles for technology development.
Codesign with SOC team to complete Bump matrix and Interposer design for 3D,2.5D, COWOS and other advanced packaging technologies (Chiplet).
Contribute to the development and enhancements of processes and methodologies to improve design efficiency.
Interact with Assembly houses and substrate vendors to achieve cost-efficient and high-quality design.
Mentor Junior Colleagues to enhance layout practices. PREFERRED EXPERIENCE: Minimum 5 years’ experience in designing complex substrate design or Silicon Interposers.
Very good understanding of Signal Integrity and power integrity principles.
Knowledge of using CAD Layout tools such as Cadence SIP, APD, Synopsys 3DICC, First Encounter, ICC2 or other Packaging or Silicon Physical Layout Software.
Knowledge of Python, TCL, Perl or Skill Script Programming is a plus.
Experience: dealing with assembly, foundry, and substrate vendors. ACADEMIC CREDENTIALS: B.A.
Sc. in Electrical Engineering, Computer Engineering, or Engineering Science LOCATION: Hsinchu, Taiwan
Benefits offered are described: AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law.
We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process. AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

CPU Design Verification Engineer
Apple · Beaverton, OR

Software Development Engineer II, Mobile App Growth Engineering Team
Amazon · Bengaluru, KA, IND

Leader, Software Engineering
Cisco · Milpitas, California, US

Optical Network Development Engineer, Core Networking
Amazon · Seattle, WA, USA

Software Engineer
Microsoft · Vietnam, Ho Chi Minh City, Ho Chi Minh City
About AMD

AMD
PublicA semiconductor company that designs and develops graphics units, processors, and media solutions
10,001+
Employees
Santa Clara
Headquarters
Reviews
3.5
25 reviews
Work Life Balance
3.2
Compensation
4.1
Culture
3.6
Career
3.4
Management
3.1
65%
Recommend to a Friend
Pros
Good compensation and benefits
Positive work environment
Great management and coworkers
Cons
Poor work life balance
Micromanagement and excessive tracking
Too much pressure and workload
Salary Ranges
6 data points
L2
L3
L4
L5
L6
L2 · Data Analyst L2
0 reports
$76,430
total / year
Base
$30,572
Stock
$38,215
Bonus
$7,643
$53,501
$99,359
Interview Experience
5 interviews
Difficulty
3.6
/ 5
Duration
14-28 weeks
Offer Rate
60%
Experience
Positive 20%
Neutral 20%
Negative 60%
Interview Process
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Technical Interview
5
Hiring Manager Interview
6
Offer
Common Questions
Coding/Algorithm
Technical Knowledge
Behavioral/STAR
Past Experience
System Design
News & Buzz
Nvidia vs. AMD vs. Broadcom: What's the Best AI Chip Stock to Own for 2026 - The Globe and Mail
Source: The Globe and Mail
News
·
5w ago
AMD stock rating reiterated at Overweight by Wells Fargo - Investing.com
Source: Investing.com
News
·
5w ago
AMD: Facing Its Moment Of Truth (NASDAQ:AMD) - Seeking Alpha
Source: Seeking Alpha
News
·
5w ago
소재 확 바뀐 2026 그램 AMD vs 인텔 팬서레이크, 둘 다 써보고 결론 냈습니다
News
·
5w ago
·
67,317