refresh

热门公司

Trending

招聘

JobsAMD

SoC Full Chip Timing Engineer

AMD

SoC Full Chip Timing Engineer

AMD

Hyderabad

·

On-site

·

Full-time

·

1mo ago

Benefits & Perks

Comprehensive health, dental, and vision insurance

Professional development budget

Flexible work arrangements

Team events and activities

Healthcare

Learning

Flexible Hours

Required Skills

JavaScript

React

PostgreSQL

Back

So

C Full Chip Timing Engineer:

JOB_DESCRIPTION.SHARE.HTML
CAROUSEL_PARAGRAPH

  • JOB_DESCRIPTION.SHARE.HTML
  • Hyderabad, India
  • Engineering
  • 76151

mail_outline
Get future jobs matching this search
Loginor Register

Job Description

WHAT YOU DO AT AMD CHANGES EVERYTHING:

At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.

MTS SILICON DESIGN ENGINEER:

THE ROLE:

  • As a member of the PD Full Chip STA closure and optimization team, you will work on SoC Full Chip Timing closure which includes high frequency CPU, HBM, DDR, Serdes interfaces. Will be responsible for SDC validation and timing signoff execution with different team members and will work closely with the methodology and CAD teams across various geographies to achieve first pass silicon success.

THE PERSON:

  • A successful person in this role would be able to work in a collaborative team environment working with other business units, central methodology team driving the group signoff and solving the critical issues with vendor.
  • Strong self-driving ability, should have excellent communication skills (both written and oral)

KEY RESPONSIBILITIES:

  • Owns So

C Full Chip Timing closure:

  • Drive new improvement in closure
  • Analysis of data and feedback to PD execution team
  • SDC analysis and feedback
  • Work with PnR engineer for timing convergence
  • Work and collaborate with different business units, CAD and central methodology team to drive the requirement
  • Automation to refine and improve design signoff requirement and dashboarding
  • Ability to organize and present complex technical information in a crisp and concise manner.
  • Interact with other PPA (equivalent) teams internal to AMD
  • Identify best practices across AMD and industry to update and improve flow/project settings
  • To increase the competitiveness of each stage in AMD design flow
  • Ability to work with multi-level functional teams across various geographies.
  • Highly organized, strong affinity for automation and prioritization.

PREFERRED EXPERIENCE:

  • 8+ year or more experience design signoff closure
  • Timing closure experience at SoC and block level
  • Technical depth in STA, High freq interface closure in hierarchical STA.
  • Multi voltage closure
  • Timing ECO flow
  • Hyperscale, Yield analysis
  • PnR and STA signoff correlation drive and convergence
  • Strong at SDC coding and debug skills
  • Drive new requirements and methodology to aid timing closure at SoC
  • Identify the gaps and support flows
  • Strong in scripting, Scripting language experience: TCL, Perl, Python, Makefile.
  • Drive team towards common requirements and flows
  • Experienced in deploying and implementing ML techniques and algorithms in physical design.
  • Low power physical design implementation flows ranging from RTL design through synthesis, place and route, timing closure and physical verification
  • Experience with different tools from various vendors
  • Synopsys, Cadence and Mentor.
  • AMD block Tile Builder and experience in lower tech nodes (5/3/2) is a plus.

ACADEMIC CREDENTIALS:

  • Bachelors or Masters degree in computer engineering/Electrical Engineering

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.
Apply JOB_DESCRIPTION.SHARE.HTML
CAROUSEL_PARAGRAPH
JOB_DESCRIPTION.SHARE.HTML

Total Views

0

Apply Clicks

0

Mock Applicants

0

Scraps

0

About AMD

AMD

AMD

Public

A semiconductor company that designs and develops graphics units, processors, and media solutions

10,001+

Employees

Santa Clara

Headquarters

Reviews

3.5

25 reviews

Work Life Balance

3.2

Compensation

4.1

Culture

3.6

Career

3.4

Management

3.1

65%

Recommend to a Friend

Pros

Good compensation and benefits

Positive work environment

Great management and coworkers

Cons

Poor work life balance

Micromanagement and excessive tracking

Too much pressure and workload

Salary Ranges

6 data points

L2

L3

L4

L5

L6

M3

M4

M5

M6

L2 · Graphic Designer L2

0 reports

$162,512

total / year

Base

$65,005

Stock

$81,256

Bonus

$16,251

$113,758

$211,266

Interview Experience

5 interviews

Difficulty

3.6

/ 5

Duration

14-28 weeks

Offer Rate

60%

Experience

Positive 20%

Neutral 20%

Negative 60%

Interview Process

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Technical Interview

5

Hiring Manager Interview

6

Offer

Common Questions

Coding/Algorithm

Technical Knowledge

Behavioral/STAR

Past Experience

System Design